2 // Generated by Xilinx Architecture Wizard
3 // Written for synthesis tool: XST
4 // Period Jitter (unit interval) for block DCM_SP_INST = 0.02 UI
5 // Period Jitter (Peak-to-Peak) for block DCM_SP_INST = 0.89 ns
18 output CLKIN_IBUFG_OUT;
29 assign CLKIN_IBUFG_OUT = CLKIN_IBUFG;
30 assign CLK0_OUT = CLKFB_IN;
31 BUFG CLKFX_BUFG_INST (.I(CLKFX_BUF),
33 IBUFG CLKIN_IBUFG_INST (.I(CLKIN_IN),
35 BUFG CLK0_BUFG_INST (.I(CLK0_BUF),
37 DCM_SP DCM_SP_INST (.CLKFB(CLKFB_IN),
56 defparam DCM_SP_INST.CLK_FEEDBACK = "1X";
57 defparam DCM_SP_INST.CLKDV_DIVIDE = 2.0;
58 defparam DCM_SP_INST.CLKFX_DIVIDE = 27;
59 defparam DCM_SP_INST.CLKFX_MULTIPLY = 4;
60 defparam DCM_SP_INST.CLKIN_DIVIDE_BY_2 = "FALSE";
61 defparam DCM_SP_INST.CLKIN_PERIOD = 8.000;
62 defparam DCM_SP_INST.CLKOUT_PHASE_SHIFT = "NONE";
63 defparam DCM_SP_INST.DESKEW_ADJUST = "SYSTEM_SYNCHRONOUS";
64 defparam DCM_SP_INST.DFS_FREQUENCY_MODE = "LOW";
65 defparam DCM_SP_INST.DLL_FREQUENCY_MODE = "LOW";
66 defparam DCM_SP_INST.DUTY_CYCLE_CORRECTION = "TRUE";
67 defparam DCM_SP_INST.FACTORY_JF = 16'hC080;
68 defparam DCM_SP_INST.PHASE_SHIFT = 0;
69 defparam DCM_SP_INST.STARTUP_WAIT = "FALSE";