1 //===============================================================================
6 // Copyright(c) 2004 Katsumi Degawa , All rights reserved
10 // This program is freeware for non-commercial use.
11 // An author does no guarantee about this program.
12 // You can use this under your own risk.
14 // 2004- 4-30 galaxian modify by K.DEGAWA
15 // 2004- 5- 6 first release.
16 // 2004- 8-23 Improvement with T80-IP.
17 // 2004- 9-18 The description of ALTERA(CYCLONE) and XILINX(SPARTAN2E) was made one.
18 // 2004- 9-22 The problem which missile didn't sometimes come out from was improved.
19 //================================================================================
21 `include "src/mc_conf.v"
66 wire W_CPU_HRDWR_RESETn;
73 output psTXD,psCLK,psSEL;
90 wire W_RESETn = |(~I_PSW[8:5]);
91 //------ CLOCK GEN ---------------------------
93 wire W_CLK_12M,WB_CLK_12M;
94 wire W_CLK_6M,WB_CLK_6M;
98 .CLKIN_IN(I_CLK_125M),
100 .CLKFX_OUT(I_CLK_18432M)
103 //------ H&V COUNTER -------------------------
112 //------ CPU RAM ----------------------------
113 wire [7:0]W_CPU_RAM_DO;
115 //------ ADDRESS DECDER ----------------------
137 wire W_VID_RDn = W_OBJ_RAM_RDn & W_VID_RAM_RDn ;
138 wire W_SW_OEn = W_SW0_OEn & W_SW1_OEn & W_DIP_OEn ;
139 //------- INPORT -----------------------------
141 //------- VIDEO -----------------------------
143 //--------------------------------------------
147 .I_CLK_18M(I_CLK_18432M),
148 .O_CLK_12M(WB_CLK_12M),
149 .O_CLK_06M(WB_CLK_6M)
153 `ifdef DEVICE_CYCLONE
154 assign W_CLK_12M = WB_CLK_12M;
155 assign W_CLK_6M = WB_CLK_6M;
157 `ifdef DEVICE_SPARTAN2E
158 BUFG BUFG_12MHz( .I(WB_CLK_12M),.O(W_CLK_12M) );
159 BUFG BUFG_6MHz ( .I(WB_CLK_6M ),.O(W_CLK_6M ) );
161 //--- DATA I/F -------------------------------------
162 reg [7:0]W_CPU_ROM_DO;
163 wire [7:0]W_CPU_ROM_DOB = W_CPU_ROM_CSn ? 8'h00: W_CPU_ROM_DO ;
165 wire [7:0]W_BDO = W_SW_DO | W_VID_DO | W_CPU_RAM_DO | W_CPU_ROM_DOB ;
168 //--- CPU I/F -------------------------------------
170 always@(posedge W_H_CNT[0] or negedge W_RESETn)
172 if(! W_RESETn) rst_count <= 0;
175 rst_count <= rst_count;
177 rst_count <= rst_count+1;
181 assign W_CPU_RESETn = W_RESETn;
182 assign W_CPU_CLK = W_H_CNT[0];
187 .RESET_N(W_CPU_RESETn),
194 .MREQ_N(W_CPU_MREQn),
198 .WAIT_N(W_CPU_WAITn),
200 .RFSH_N(W_CPU_RFSHn),
205 wire W_CPU_RAM_CLK = W_CLK_12M & ~W_CPU_RAM_CSn;
207 mc_cpu_ram MC_CPU_RAM(
209 .I_CLK(W_CPU_RAM_CLK),
213 .I_OE(~W_CPU_RAM_RDn ),
221 .I_CLK_12M(W_CLK_12M),
223 .I_CPU_CLK(W_H_CNT[0]),
228 .I_MREQn(W_CPU_MREQn),
229 .I_RFSHn(W_CPU_RFSHn),
235 .O_WAITn(W_CPU_WAITn),
237 .O_CPU_ROM_CSn(W_CPU_ROM_CSn),
238 .O_CPU_RAM_RDn(W_CPU_RAM_RDn),
239 .O_CPU_RAM_WRn(W_CPU_RAM_WRn),
240 .O_CPU_RAM_CSn(W_CPU_RAM_CSn),
241 .O_OBJ_RAM_RDn(W_OBJ_RAM_RDn),
242 .O_OBJ_RAM_WRn(W_OBJ_RAM_WRn),
243 .O_OBJ_RAM_RQn(W_OBJ_RAM_RQn),
244 .O_VID_RAM_RDn(W_VID_RAM_RDn),
245 .O_VID_RAM_WRn(W_VID_RAM_WRn),
246 .O_SW0_OEn(W_SW0_OEn),
247 .O_SW1_OEn(W_SW1_OEn),
248 .O_DIP_OEn(W_DIP_OEn),
249 .O_WDR_OEn(W_WDR_OEn),
250 .O_LAMP_WEn(W_LAMP_WEn),
251 .O_SOUND_WEn(W_SOUND_WEn),
256 .O_STARS_ON(W_STARS_ON)
260 //-------- SOUND I/F -----------------------------
261 //--- Parts 9L ---------
263 always@(posedge W_CLK_12M or negedge W_RESETn)
265 if(W_RESETn == 1'b0)begin
269 if(W_SOUND_WEn == 1'b0)begin
271 3'h0 : W_9L_Q[0] <= W_BDI[0];
272 3'h1 : W_9L_Q[1] <= W_BDI[0];
273 3'h2 : W_9L_Q[2] <= W_BDI[0];
274 3'h3 : W_9L_Q[3] <= W_BDI[0];
275 3'h4 : W_9L_Q[4] <= W_BDI[0];
276 3'h5 : W_9L_Q[5] <= W_BDI[0];
277 3'h6 : W_9L_Q[6] <= W_BDI[0];
278 3'h7 : W_9L_Q[7] <= W_BDI[0];
283 wire W_VOL1 = W_9L_Q[6];
284 wire W_VOL2 = W_9L_Q[7];
285 wire W_FIRE = W_9L_Q[5];
286 wire W_HIT = W_9L_Q[3];
287 wire W_FS3 = W_9L_Q[2];
288 wire W_FS2 = W_9L_Q[1];
289 wire W_FS1 = W_9L_Q[0];
290 //---------------------------------------------------
291 //---- CPU DATA WATCH -------------------------------
292 wire ZMWR = W_CPU_MREQn | W_CPU_WRn ;
295 always @(posedge W_CPU_CLK)
298 if(W_A == 16'h4007)begin
304 if(W_A == 16'h4005)begin
305 if(W_BDI == 8'h03 || W_BDI == 8'h04 )
315 always @(posedge W_CPU_CLK)
318 if(W_A == 16'h4206)begin
326 //---- PS_PAD Interface -----------------------------
328 wire VIB_SW = died & (&on_game[1:0]);
330 fpga_arcade_if pspad(
332 .CLK_18M432(I_CLK_18432M),
343 //---- SW Interface ---------------------------------
345 wire L1 = I_PSW[2] & ps_PSW[2];
346 wire R1 = I_PSW[3] & ps_PSW[3];
349 wire J1 = I_PSW[4] & ps_PSW[8];
351 wire S1 = (U1|J1) & ps_PSW[6];
352 wire S2 = (D1|J1) & ps_PSW[7];
354 wire C1 = (L1|R1|U1|~D1) & ps_PSW[4];
356 wire L1 = ! I_PSW[2];
357 wire R1 = ! I_PSW[3];
358 wire U1 = ! I_PSW[0];
359 wire D1 = ! I_PSW[1];
360 wire J1 = ! I_PSW[4];
362 wire S1 = ! I_PSW[5];
363 wire S2 = ! I_PSW[7];
365 wire C1 = ! I_PSW[6];
367 wire C2 = ! I_PSW[8];
377 .I_COIN1(~C1), // ACTIVE HI
378 .I_COIN2(~C2), // ACTIVE HI
379 .I_1P_LE(~L1), // ACTIVE HI
380 .I_1P_RI(~R1), // ACTIVE HI
381 .I_1P_SH(~J1), // ACTIVE HI
382 .I_2P_LE(~L2), // ACTIVE HI
383 .I_2P_RI(~R2), // ACTIVE HI
384 .I_2P_SH(~J2), // ACTIVE HI
385 .I_1P_START(~S1), // ACTIVE HI
386 .I_2P_START(~S2), // ACTIVE HI
388 .I_SW0_OEn(W_SW0_OEn),
389 .I_SW1_OEn(W_SW1_OEn),
390 .I_DIP_OEn(W_DIP_OEn),
396 //-----------------------------------------------------------------------------
397 //------- ROM -------------------------------------------------------
400 wire [18:0]W_WAV_A0,W_WAV_A1,W_WAV_A2;
401 reg [7:0]W_WAV_D0,W_WAV_D1,W_WAV_D2;
406 .I_ROM_CLK(W_CLK_12M),
407 .I_ADDR({3'h0,W_A[15:0]}),
411 always@(posedge W_CLK_12M)
413 W_CPU_ROM_DO <= ROM_D;
416 //-----------------------------------------------------------------------------
436 //------ VIDEO -----------------------------
447 .I_CLK_18M(I_CLK_18432M),
448 .I_CLK_12M(W_CLK_12M),
458 .I_OBJ_SUB_A(3'b000),
460 .I_OBJ_RAM_RQn(W_OBJ_RAM_RQn),
461 .I_OBJ_RAM_RDn(W_OBJ_RAM_RDn),
462 .I_OBJ_RAM_WRn(W_OBJ_RAM_WRn),
463 .I_VID_RAM_RDn(W_VID_RAM_RDn),
464 .I_VID_RAM_WRn(W_VID_RAM_WRn),
470 .O_MISSILEn(W_MISSILEn),
484 mc_col_pal MC_COL_PAL(
486 .I_CLK_12M(W_CLK_12M),
493 .O_STARS_OFFn(W_STARS_OFFn),
506 .I_CLK_18M(I_CLK_18432M),
507 `ifdef DEVICE_CYCLONE
508 .I_CLK_6M(~WB_CLK_6M),
510 `ifdef DEVICE_SPARTAN2E
511 .I_CLK_6M(WB_CLK_6M),
519 .I_STARS_ON(W_STARS_ON),
520 .I_STARS_OFFn(W_STARS_OFFn),
542 .I_C_BLnXX(~W_C_BLX),
543 .I_C_BLX(W_C_BLX | ~W_V_BL2n),
544 .I_MISSILEn(W_MISSILEn),
572 .O_H_SYNCn(O_VGA_H_SYNCn),
573 .O_V_SYNCn(O_VGA_V_SYNCn)
579 assign W_VGA_R[2:0] = W_R;
581 assign W_VGA_G[2:0] = W_G;
583 assign W_VGA_B[1:0] = W_B;
585 //assign O_VGA_H_SYNCn = W_H_SYNC | W_V_SYNC ; // AKIDUKI LCD USED
586 assign O_VGA_H_SYNCn = ~W_H_SYNC ;
587 assign O_VGA_V_SYNCn = ~W_V_SYNC ;
591 assign O_VGA_R[3:0] = {W_VGA_R[0], W_VGA_R[1], W_VGA_R[2], 1'b0};
593 assign O_VGA_G[3:0] = {W_VGA_G[0], W_VGA_G[1], W_VGA_G[2], 1'b0};
595 assign O_VGA_B[3:0] = {W_VGA_B[0], W_VGA_B[1], 2'b0};
599 mc_sound_a MC_SOUND_A(
601 .I_CLK_12M(W_CLK_12M),
603 .I_H_CNT1(W_H_CNT[1]),
616 mc_sound_b MC_SOUND_B(
618 .I_CLK1(I_CLK_18432M),
620 .I_RSTn(rst_count[3]),
621 .I_SW({&on_game[1:0],W_HIT,W_FIRE}),
637 assign O_SOUND_OUT_L = W_DAC_A;
638 assign O_SOUND_OUT_R = W_DAC_B;