1 //-----------------------------------------------------------------------------
2 // Jonathan Westhues, split Nov 2006
4 // This code is licensed to you under the terms of the GNU GPL, version 2 or,
5 // at your option, any later version. See the LICENSE.txt file for the text of
7 //-----------------------------------------------------------------------------
8 // Routines to support ISO 14443B. This includes both the reader software and
9 // the `fake tag' modes.
10 //-----------------------------------------------------------------------------
12 #include "proxmark3.h"
16 #include "iso14443crc.h"
18 #define RECEIVE_SAMPLES_TIMEOUT 600000
19 #define ISO14443B_DMA_BUFFER_SIZE 256
22 // PCB Block number for APDUs
23 static uint8_t pcb_blocknum
= 0;
25 //=============================================================================
26 // An ISO 14443 Type B tag. We listen for commands from the reader, using
27 // a UART kind of thing that's implemented in software. When we get a
28 // frame (i.e., a group of bytes between SOF and EOF), we check the CRC.
29 // If it's good, then we can do something appropriate with it, and send
31 //=============================================================================
33 //-----------------------------------------------------------------------------
34 // Code up a string of octets at layer 2 (including CRC, we don't generate
35 // that here) so that they can be transmitted to the reader. Doesn't transmit
36 // them yet, just leaves them ready to send in ToSend[].
37 //-----------------------------------------------------------------------------
38 static void CodeIso14443bAsTag(const uint8_t *cmd
, int len
)
44 // Transmit a burst of ones, as the initial thing that lets the
45 // reader get phase sync. This (TR1) must be > 80/fs, per spec,
46 // but tag that I've tried (a Paypass) exceeds that by a fair bit,
48 for(i
= 0; i
< 20; i
++) {
56 for(i
= 0; i
< 10; i
++) {
62 for(i
= 0; i
< 2; i
++) {
69 for(i
= 0; i
< len
; i
++) {
80 for(j
= 0; j
< 8; j
++) {
103 for(i
= 0; i
< 10; i
++) {
109 for(i
= 0; i
< 2; i
++) {
116 // Convert from last byte pos to length
120 //-----------------------------------------------------------------------------
121 // The software UART that receives commands from the reader, and its state
123 //-----------------------------------------------------------------------------
127 STATE_GOT_FALLING_EDGE_OF_SOF
,
128 STATE_AWAITING_START_BIT
,
139 /* Receive & handle a bit coming from the reader.
141 * This function is called 4 times per bit (every 2 subcarrier cycles).
142 * Subcarrier frequency fs is 848kHz, 1/fs = 1,18us, i.e. function is called every 2,36us
145 * LED A -> ON once we have received the SOF and are expecting the rest.
146 * LED A -> OFF once we have received EOF or are in error state or unsynced
148 * Returns: true if we received a EOF
149 * false if we are still waiting for some more
151 static RAMFUNC
int Handle14443bUartBit(uint8_t bit
)
156 // we went low, so this could be the beginning
158 Uart
.state
= STATE_GOT_FALLING_EDGE_OF_SOF
;
164 case STATE_GOT_FALLING_EDGE_OF_SOF
:
166 if(Uart
.posCnt
== 2) { // sample every 4 1/fs in the middle of a bit
168 if(Uart
.bitCnt
> 9) {
169 // we've seen enough consecutive
170 // zeros that it's a valid SOF
173 Uart
.state
= STATE_AWAITING_START_BIT
;
174 LED_A_ON(); // Indicate we got a valid SOF
176 // didn't stay down long enough
177 // before going high, error
178 Uart
.state
= STATE_UNSYNCD
;
181 // do nothing, keep waiting
185 if(Uart
.posCnt
>= 4) Uart
.posCnt
= 0;
186 if(Uart
.bitCnt
> 12) {
187 // Give up if we see too many zeros without
190 Uart
.state
= STATE_UNSYNCD
;
194 case STATE_AWAITING_START_BIT
:
197 if(Uart
.posCnt
> 50/2) { // max 57us between characters = 49 1/fs, max 3 etus after low phase of SOF = 24 1/fs
198 // stayed high for too long between
200 Uart
.state
= STATE_UNSYNCD
;
203 // falling edge, this starts the data byte
207 Uart
.state
= STATE_RECEIVING_DATA
;
211 case STATE_RECEIVING_DATA
:
213 if(Uart
.posCnt
== 2) {
214 // time to sample a bit
217 Uart
.shiftReg
|= 0x200;
221 if(Uart
.posCnt
>= 4) {
224 if(Uart
.bitCnt
== 10) {
225 if((Uart
.shiftReg
& 0x200) && !(Uart
.shiftReg
& 0x001))
227 // this is a data byte, with correct
228 // start and stop bits
229 Uart
.output
[Uart
.byteCnt
] = (Uart
.shiftReg
>> 1) & 0xff;
232 if(Uart
.byteCnt
>= Uart
.byteCntMax
) {
233 // Buffer overflowed, give up
235 Uart
.state
= STATE_UNSYNCD
;
237 // so get the next byte now
239 Uart
.state
= STATE_AWAITING_START_BIT
;
241 } else if (Uart
.shiftReg
== 0x000) {
242 // this is an EOF byte
243 LED_A_OFF(); // Finished receiving
244 Uart
.state
= STATE_UNSYNCD
;
245 if (Uart
.byteCnt
!= 0) {
251 Uart
.state
= STATE_UNSYNCD
;
258 Uart
.state
= STATE_UNSYNCD
;
266 static void UartReset()
268 Uart
.byteCntMax
= MAX_FRAME_SIZE
;
269 Uart
.state
= STATE_UNSYNCD
;
273 memset(Uart
.output
, 0x00, MAX_FRAME_SIZE
);
277 static void UartInit(uint8_t *data
)
284 //-----------------------------------------------------------------------------
285 // Receive a command (from the reader to us, where we are the simulated tag),
286 // and store it in the given buffer, up to the given maximum length. Keeps
287 // spinning, waiting for a well-framed command, until either we get one
288 // (returns TRUE) or someone presses the pushbutton on the board (FALSE).
290 // Assume that we're called with the SSC (to the FPGA) and ADC path set
292 //-----------------------------------------------------------------------------
293 static int GetIso14443bCommandFromReader(uint8_t *received
, uint16_t *len
)
295 // Set FPGA mode to "simulated ISO 14443B tag", no modulation (listen
296 // only, since we are receiving, not transmitting).
297 // Signal field is off with the appropriate LED
299 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_SIMULATOR
| FPGA_HF_SIMULATOR_NO_MODULATION
);
301 // Now run a `software UART' on the stream of incoming samples.
307 if(BUTTON_PRESS()) return FALSE
;
309 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_RXRDY
)) {
310 uint8_t b
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
311 for(uint8_t mask
= 0x80; mask
!= 0x00; mask
>>= 1) {
312 if(Handle14443bUartBit(b
& mask
)) {
323 //-----------------------------------------------------------------------------
324 // Main loop of simulated tag: receive commands from reader, decide what
325 // response to send, and send it.
326 //-----------------------------------------------------------------------------
327 void SimulateIso14443bTag(void)
329 // the only commands we understand is WUPB, AFI=0, Select All, N=1:
330 static const uint8_t cmd1
[] = { 0x05, 0x00, 0x08, 0x39, 0x73 }; // WUPB
331 // ... and REQB, AFI=0, Normal Request, N=1:
332 static const uint8_t cmd2
[] = { 0x05, 0x00, 0x00, 0x71, 0xFF }; // REQB
334 static const uint8_t cmd3
[] = { 0x50, 0xff, 0xff, 0xff, 0xff }; // HLTB
336 static const uint8_t cmd4
[] = { 0x1D, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff}; // ATTRIB
338 // ... and we always respond with ATQB, PUPI = 820de174, Application Data = 0x20381922,
339 // supports only 106kBit/s in both directions, max frame size = 32Bytes,
340 // supports ISO14443-4, FWI=8 (77ms), NAD supported, CID not supported:
341 static const uint8_t response1
[] = {
342 0x50, 0x82, 0x0d, 0xe1, 0x74, 0x20, 0x38, 0x19, 0x22,
343 0x00, 0x21, 0x85, 0x5e, 0xd7
345 // response to HLTB and ATTRIB
346 static const uint8_t response2
[] = {0x00, 0x78, 0xF0};
348 uint8_t parity
[MAX_PARITY_SIZE
] = {0x00};
350 FpgaDownloadAndGo(FPGA_BITSTREAM_HF
);
357 uint16_t respLen
, respCodeLen
;
359 // allocate command receive buffer
361 uint8_t *receivedCmd
= BigBuf_malloc(MAX_FRAME_SIZE
);
364 uint16_t cmdsRecvd
= 0;
366 // prepare the (only one) tag answer:
367 CodeIso14443bAsTag(response1
, sizeof(response1
));
368 uint8_t *resp1Code
= BigBuf_malloc(ToSendMax
);
369 memcpy(resp1Code
, ToSend
, ToSendMax
);
370 uint16_t resp1CodeLen
= ToSendMax
;
372 // prepare the (other) tag answer:
373 CodeIso14443bAsTag(response2
, sizeof(response2
));
374 uint8_t *resp2Code
= BigBuf_malloc(ToSendMax
);
375 memcpy(resp2Code
, ToSend
, ToSendMax
);
376 uint16_t resp2CodeLen
= ToSendMax
;
378 // We need to listen to the high-frequency, peak-detected path.
379 SetAdcMuxFor(GPIO_MUXSEL_HIPKD
);
386 if (!GetIso14443bCommandFromReader(receivedCmd
, &len
)) {
387 Dbprintf("button pressed, received %d commands", cmdsRecvd
);
391 LogTrace(receivedCmd
, len
, 0, 0, parity
, TRUE
);
393 // Good, look at the command now.
394 if ( (len
== sizeof(cmd1
) && memcmp(receivedCmd
, cmd1
, len
) == 0)
395 || (len
== sizeof(cmd2
) && memcmp(receivedCmd
, cmd2
, len
) == 0) ) {
397 respLen
= sizeof(response1
);
398 respCode
= resp1Code
;
399 respCodeLen
= resp1CodeLen
;
400 } else if ( (len
== sizeof(cmd3
) && receivedCmd
[0] == cmd3
[0])
401 || (len
== sizeof(cmd4
) && receivedCmd
[0] == cmd4
[0]) ) {
403 respLen
= sizeof(response2
);
404 respCode
= resp2Code
;
405 respCodeLen
= resp2CodeLen
;
407 Dbprintf("new cmd from reader: len=%d, cmdsRecvd=%d", len
, cmdsRecvd
);
408 // And print whether the CRC fails, just for good measure
410 if (len
>= 3){ // if crc exists
411 ComputeCrc14443(CRC_14443_B
, receivedCmd
, len
-2, &b1
, &b2
);
412 if(b1
!= receivedCmd
[len
-2] || b2
!= receivedCmd
[len
-1]) {
413 // Not so good, try again.
414 DbpString("+++CRC fail");
417 DbpString("CRC passes");
420 //get rid of compiler warning
424 respCode
= resp1Code
;
425 //don't crash at new command just wait and see if reader will send other new cmds.
431 if(cmdsRecvd
> 0x30) {
432 DbpString("many commands later...");
436 if(respCodeLen
<= 0) continue;
439 // Signal field is off with the appropriate LED
441 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_SIMULATOR
| FPGA_HF_SIMULATOR_MODULATE_BPSK
);
442 AT91C_BASE_SSC
->SSC_THR
= 0xff;
446 // clear receiving shift register and holding register
447 while(!(AT91C_BASE_SSC
->SSC_SR
& AT91C_SSC_RXRDY
));
448 c
= AT91C_BASE_SSC
->SSC_RHR
; (void) c
;
449 while(!(AT91C_BASE_SSC
->SSC_SR
& AT91C_SSC_RXRDY
));
450 c
= AT91C_BASE_SSC
->SSC_RHR
; (void) c
;
453 AT91C_BASE_SSC
->SSC_THR
= 0x00;
455 // Transmit the response.
456 uint16_t FpgaSendQueueDelay
= 0;
458 for(;i
< respCodeLen
; ) {
459 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_TXRDY
)) {
460 AT91C_BASE_SSC
->SSC_THR
= respCode
[i
++];
461 FpgaSendQueueDelay
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
463 if(BUTTON_PRESS()) break;
466 // Ensure that the FPGA Delay Queue is empty before we switch to TAGSIM_LISTEN again:
467 uint8_t fpga_queued_bits
= FpgaSendQueueDelay
>> 3;
468 for (i
= 0; i
<= fpga_queued_bits
/8 + 1; ) {
469 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_TXRDY
)) {
470 AT91C_BASE_SSC
->SSC_THR
= 0x00;
471 FpgaSendQueueDelay
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
476 LogTrace(resp
, respLen
, 0, 0, parity
, FALSE
);
482 //=============================================================================
483 // An ISO 14443 Type B reader. We take layer two commands, code them
484 // appropriately, and then send them to the tag. We then listen for the
485 // tag's response, which we leave in the buffer to be demodulated on the
487 //=============================================================================
492 DEMOD_PHASE_REF_TRAINING
,
493 DEMOD_AWAITING_FALLING_EDGE_OF_SOF
,
494 DEMOD_GOT_FALLING_EDGE_OF_SOF
,
495 DEMOD_AWAITING_START_BIT
,
501 /* this had been used to add RSSI (Received Signal Strength Indication) to traces. Currently not implemented.
513 * Handles reception of a bit from the tag
515 * This function is called 2 times per bit (every 4 subcarrier cycles).
516 * Subcarrier frequency fs is 848kHz, 1/fs = 1,18us, i.e. function is called every 4,72us
519 * LED C -> ON once we have received the SOF and are expecting the rest.
520 * LED C -> OFF once we have received EOF or are unsynced
522 * Returns: true if we received a EOF
523 * false if we are still waiting for some more
526 #define abs(x) ( ((x)<0) ? -(x) : (x) )
527 static RAMFUNC
int Handle14443bSamplesDemod(int ci
, int cq
)
532 int halfci
= (ai
>> 1);
533 int halfcq
= (aq
>> 1);
535 // The soft decision on the bit uses an estimate of just the
536 // quadrant of the reference angle, not the exact angle.
537 #define MAKE_SOFT_DECISION() { \
538 if(Demod.sumI > 0) { \
543 if(Demod.sumQ > 0) { \
550 #define SUBCARRIER_DETECT_THRESHOLD 8
552 // Subcarrier amplitude v = sqrt(ci^2 + cq^2), approximated here by max(abs(ci),abs(cq)) + 1/2*min(abs(ci),abs(cq)))
553 #define CHECK_FOR_SUBCARRIER() { \
554 v = MAX(ai, aq) + MIN(halfci, halfcq); \
558 switch(Demod
.state
) {
560 CHECK_FOR_SUBCARRIER();
561 if(v
> SUBCARRIER_DETECT_THRESHOLD
) { // subcarrier detected
562 Demod
.state
= DEMOD_PHASE_REF_TRAINING
;
569 case DEMOD_PHASE_REF_TRAINING
:
570 if(Demod
.posCount
< 8) {
571 //if(Demod.posCount < 10*2) {
572 CHECK_FOR_SUBCARRIER();
573 if (v
> SUBCARRIER_DETECT_THRESHOLD
) {
574 // set the reference phase (will code a logic '1') by averaging over 32 1/fs.
575 // note: synchronization time > 80 1/fs
579 } else { // subcarrier lost
580 Demod
.state
= DEMOD_UNSYNCD
;
583 Demod
.state
= DEMOD_AWAITING_FALLING_EDGE_OF_SOF
;
587 case DEMOD_AWAITING_FALLING_EDGE_OF_SOF
:
588 MAKE_SOFT_DECISION();
589 //Dbprintf("ICE: %d %d %d %d %d", v, Demod.sumI, Demod.sumQ, ci, cq );
590 if(v
<= 0) { // logic '0' detected
591 Demod
.state
= DEMOD_GOT_FALLING_EDGE_OF_SOF
;
592 Demod
.posCount
= 0; // start of SOF sequence
594 if(Demod
.posCount
> 25*2) { // maximum length of TR1 = 200 1/fs
595 Demod
.state
= DEMOD_UNSYNCD
;
601 case DEMOD_GOT_FALLING_EDGE_OF_SOF
:
603 MAKE_SOFT_DECISION();
605 if(Demod
.posCount
< 10*2) { // low phase of SOF too short (< 9 etu). Note: spec is >= 10, but FPGA tends to "smear" edges
606 Demod
.state
= DEMOD_UNSYNCD
;
608 LED_C_ON(); // Got SOF
609 Demod
.state
= DEMOD_AWAITING_START_BIT
;
612 /* this had been used to add RSSI (Received Signal Strength Indication) to traces. Currently not implemented.
618 if(Demod
.posCount
> 13*2) { // low phase of SOF too long (> 12 etu)
619 Demod
.state
= DEMOD_UNSYNCD
;
625 case DEMOD_AWAITING_START_BIT
:
627 MAKE_SOFT_DECISION();
629 if(Demod
.posCount
> 3*2) { // max 19us between characters = 16 1/fs, max 3 etu after low phase of SOF = 24 1/fs
630 Demod
.state
= DEMOD_UNSYNCD
;
633 } else { // start bit detected
635 Demod
.posCount
= 1; // this was the first half
638 Demod
.state
= DEMOD_RECEIVING_DATA
;
642 case DEMOD_RECEIVING_DATA
:
643 MAKE_SOFT_DECISION();
644 if(Demod
.posCount
== 0) { // first half of bit
647 } else { // second half of bit
650 /* this had been used to add RSSI (Received Signal Strength Indication) to traces. Currently not implemented.
651 if(Demod.thisBit > 0) {
652 Demod.metric += Demod.thisBit;
654 Demod.metric -= Demod.thisBit;
659 Demod
.shiftReg
>>= 1;
660 if(Demod
.thisBit
> 0) { // logic '1'
661 Demod
.shiftReg
|= 0x200;
665 if(Demod
.bitCount
== 10) {
666 uint16_t s
= Demod
.shiftReg
;
667 if((s
& 0x200) && !(s
& 0x001)) { // stop bit == '1', start bit == '0'
668 uint8_t b
= (s
>> 1);
669 Demod
.output
[Demod
.len
] = b
;
671 Demod
.state
= DEMOD_AWAITING_START_BIT
;
673 Demod
.state
= DEMOD_UNSYNCD
;
676 // This is EOF (start, stop and all data bits == '0'
686 Demod
.state
= DEMOD_UNSYNCD
;
694 static void DemodReset()
696 // Clear out the state of the "UART" that receives from the tag.
698 Demod
.state
= DEMOD_UNSYNCD
;
705 memset(Demod
.output
, 0x00, MAX_FRAME_SIZE
);
709 static void DemodInit(uint8_t *data
)
717 * Demodulate the samples we received from the tag, also log to tracebuffer
718 * quiet: set to 'TRUE' to disable debug output
720 static void GetSamplesFor14443bDemod(int n
, bool quiet
)
723 bool gotFrame
= FALSE
;
724 int lastRxCounter
, ci
, cq
, samples
= 0;
726 // Allocate memory from BigBuf for some buffers
727 // free all previous allocations first
730 // And put the FPGA in the appropriate mode
731 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_READER_RX_XCORR
| FPGA_HF_READER_RX_XCORR_848_KHZ
);
733 // The response (tag -> reader) that we're receiving.
734 // Set up the demodulator for tag -> reader responses.
735 DemodInit(BigBuf_malloc(MAX_FRAME_SIZE
));
737 // The DMA buffer, used to stream samples from the FPGA
738 int8_t *dmaBuf
= (int8_t*) BigBuf_malloc(ISO14443B_DMA_BUFFER_SIZE
);
740 // Setup and start DMA.
741 FpgaSetupSscDma((uint8_t*) dmaBuf
, ISO14443B_DMA_BUFFER_SIZE
);
743 int8_t *upTo
= dmaBuf
;
744 lastRxCounter
= ISO14443B_DMA_BUFFER_SIZE
;
746 // Signal field is ON with the appropriate LED:
749 int behindBy
= lastRxCounter
- AT91C_BASE_PDC_SSC
->PDC_RCR
;
750 if(behindBy
> max
) max
= behindBy
;
752 while(((lastRxCounter
-AT91C_BASE_PDC_SSC
->PDC_RCR
) & (ISO14443B_DMA_BUFFER_SIZE
-1)) > 2) {
756 if(upTo
>= dmaBuf
+ ISO14443B_DMA_BUFFER_SIZE
) {
758 AT91C_BASE_PDC_SSC
->PDC_RNPR
= (uint32_t) upTo
;
759 AT91C_BASE_PDC_SSC
->PDC_RNCR
= ISO14443B_DMA_BUFFER_SIZE
;
762 if(lastRxCounter
<= 0) {
763 lastRxCounter
= ISO14443B_DMA_BUFFER_SIZE
;
769 gotFrame
= Handle14443bSamplesDemod(ci
, cq
);
774 if(samples
> n
|| gotFrame
) {
779 AT91C_BASE_PDC_SSC
->PDC_PTCR
= AT91C_PDC_RXTDIS
;
781 if (!quiet
&& Demod
.len
== 0) {
782 Dbprintf("max behindby = %d, samples = %d, gotFrame = %d, Demod.len = %d, Demod.sumI = %d, Demod.sumQ = %d",
794 uint8_t parity
[MAX_PARITY_SIZE
] = {0x00};
795 LogTrace(Demod
.output
, Demod
.len
, 0, 0, parity
, FALSE
);
800 //-----------------------------------------------------------------------------
801 // Transmit the command (to the tag) that was placed in ToSend[].
802 //-----------------------------------------------------------------------------
803 static void TransmitFor14443b(void)
809 while(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_TXRDY
)) {
810 AT91C_BASE_SSC
->SSC_THR
= 0xff;
813 // Signal field is ON with the appropriate Red LED
815 // Signal we are transmitting with the Green LED
817 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_READER_TX
| FPGA_HF_READER_TX_SHALLOW_MOD
);
819 for(c
= 0; c
< 10;) {
820 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_TXRDY
)) {
821 AT91C_BASE_SSC
->SSC_THR
= 0xff;
824 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_RXRDY
)) {
825 volatile uint32_t r
= AT91C_BASE_SSC
->SSC_RHR
;
833 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_TXRDY
)) {
834 AT91C_BASE_SSC
->SSC_THR
= ToSend
[c
];
840 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_RXRDY
)) {
841 volatile uint32_t r
= AT91C_BASE_SSC
->SSC_RHR
;
846 LED_B_OFF(); // Finished sending
850 //-----------------------------------------------------------------------------
851 // Code a layer 2 command (string of octets, including CRC) into ToSend[],
852 // so that it is ready to transmit to the tag using TransmitFor14443b().
853 //-----------------------------------------------------------------------------
854 static void CodeIso14443bAsReader(const uint8_t *cmd
, int len
)
861 // Establish initial reference level
862 for(i
= 0; i
< 40; i
++) {
866 for(i
= 0; i
< 11; i
++) {
870 for(i
= 0; i
< len
; i
++) {
878 for(j
= 0; j
< 8; j
++) {
889 for(i
= 0; i
< 11; i
++) {
892 for(i
= 0; i
< 8; i
++) {
896 // And then a little more, to make sure that the last character makes
897 // it out before we switch to rx mode.
898 for(i
= 0; i
< 10; i
++) {
902 // Convert from last character reference to length
908 Convenience function to encode, transmit and trace iso 14443b comms
910 static void CodeAndTransmit14443bAsReader(const uint8_t *cmd
, int len
)
912 CodeIso14443bAsReader(cmd
, len
);
915 uint8_t parity
[MAX_PARITY_SIZE
];
916 LogTrace(cmd
,len
, 0, 0, parity
, TRUE
);
920 /* Sends an APDU to the tag
921 * TODO: check CRC and preamble
923 int iso14443b_apdu(uint8_t const *message
, size_t message_length
, uint8_t *response
)
925 uint8_t message_frame
[message_length
+ 4];
927 message_frame
[0] = 0x0A | pcb_blocknum
;
930 message_frame
[1] = 0;
932 memcpy(message_frame
+ 2, message
, message_length
);
934 ComputeCrc14443(CRC_14443_B
, message_frame
, message_length
+ 2, &message_frame
[message_length
+ 2], &message_frame
[message_length
+ 3]);
936 CodeAndTransmit14443bAsReader(message_frame
, message_length
+ 4);
938 GetSamplesFor14443bDemod(RECEIVE_SAMPLES_TIMEOUT
*100, TRUE
);
944 // copy response contents
947 memcpy(response
, Demod
.output
, Demod
.len
);
952 /* Perform the ISO 14443 B Card Selection procedure
953 * Currently does NOT do any collision handling.
954 * It expects 0-1 cards in the device's range.
955 * TODO: Support multiple cards (perform anticollision)
956 * TODO: Verify CRC checksums
958 int iso14443b_select_card()
960 // WUPB command (including CRC)
961 // Note: WUPB wakes up all tags, REQB doesn't wake up tags in HALT state
962 static const uint8_t wupb
[] = { 0x05, 0x00, 0x08, 0x39, 0x73 };
963 // ATTRIB command (with space for CRC)
964 uint8_t attrib
[] = { 0x1D, 0x00, 0x00, 0x00, 0x00, 0x00, 0x08, 0x00, 0x00, 0x00, 0x00};
966 // first, wake up the tag
967 CodeAndTransmit14443bAsReader(wupb
, sizeof(wupb
));
968 GetSamplesFor14443bDemod(RECEIVE_SAMPLES_TIMEOUT
, TRUE
);
976 // copy the PUPI to ATTRIB
977 memcpy(attrib
+ 1, Demod
.output
+ 1, 4);
978 /* copy the protocol info from ATQB (Protocol Info -> Protocol_Type) into
980 attrib
[7] = Demod
.output
[10] & 0x0F;
981 ComputeCrc14443(CRC_14443_B
, attrib
, 9, attrib
+ 9, attrib
+ 10);
982 CodeAndTransmit14443bAsReader(attrib
, sizeof(attrib
));
983 GetSamplesFor14443bDemod(RECEIVE_SAMPLES_TIMEOUT
, TRUE
);
984 // Answer to ATTRIB too short?
989 // reset PCB block number
994 // Set up ISO 14443 Type B communication (similar to iso14443a_setup)
995 void iso14443b_setup() {
997 FpgaDownloadAndGo(FPGA_BITSTREAM_HF
);
1000 // Set up the synchronous serial port
1002 // connect Demodulated Signal to ADC:
1003 SetAdcMuxFor(GPIO_MUXSEL_HIPKD
);
1005 // Signal field is on with the appropriate LED
1007 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_READER_TX
| FPGA_HF_READER_TX_SHALLOW_MOD
);
1012 //StartCountSspClk();
1018 //-----------------------------------------------------------------------------
1019 // Read a SRI512 ISO 14443B tag.
1021 // SRI512 tags are just simple memory tags, here we're looking at making a dump
1022 // of the contents of the memory. No anticollision algorithm is done, we assume
1023 // we have a single tag in the field.
1025 // I tried to be systematic and check every answer of the tag, every CRC, etc...
1026 //-----------------------------------------------------------------------------
1027 void ReadSTMemoryIso14443b(uint32_t dwLast
)
1029 FpgaDownloadAndGo(FPGA_BITSTREAM_HF
);
1037 // Make sure that we start from off, since the tags are stateful;
1038 // confusing things will happen if we don't reset them between reads.
1040 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF
);
1043 SetAdcMuxFor(GPIO_MUXSEL_HIPKD
);
1046 // Now give it time to spin up.
1047 // Signal field is on with the appropriate LED
1049 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_READER_RX_XCORR
| FPGA_HF_READER_RX_XCORR_848_KHZ
);
1052 // First command: wake up the tag using the INITIATE command
1053 uint8_t cmd1
[] = {0x06, 0x00, 0x97, 0x5b};
1054 CodeAndTransmit14443bAsReader(cmd1
, sizeof(cmd1
));
1055 GetSamplesFor14443bDemod(RECEIVE_SAMPLES_TIMEOUT
, TRUE
);
1057 if (Demod
.len
== 0) {
1058 DbpString("No response from tag");
1062 Dbprintf("Randomly generated Chip ID (+ 2 byte CRC): %02x %02x %02x",
1063 Demod
.output
[0], Demod
.output
[1], Demod
.output
[2]);
1066 // There is a response, SELECT the uid
1067 DbpString("Now SELECT tag:");
1068 cmd1
[0] = 0x0E; // 0x0E is SELECT
1069 cmd1
[1] = Demod
.output
[0];
1070 ComputeCrc14443(CRC_14443_B
, cmd1
, 2, &cmd1
[2], &cmd1
[3]);
1071 CodeAndTransmit14443bAsReader(cmd1
, sizeof(cmd1
));
1072 GetSamplesFor14443bDemod(RECEIVE_SAMPLES_TIMEOUT
, TRUE
);
1073 if (Demod
.len
!= 3) {
1074 Dbprintf("Expected 3 bytes from tag, got %d", Demod
.len
);
1078 // Check the CRC of the answer:
1079 ComputeCrc14443(CRC_14443_B
, Demod
.output
, 1 , &cmd1
[2], &cmd1
[3]);
1080 if(cmd1
[2] != Demod
.output
[1] || cmd1
[3] != Demod
.output
[2]) {
1081 DbpString("CRC Error reading select response.");
1085 // Check response from the tag: should be the same UID as the command we just sent:
1086 if (cmd1
[1] != Demod
.output
[0]) {
1087 Dbprintf("Bad response to SELECT from Tag, aborting: %02x %02x", cmd1
[1], Demod
.output
[0]);
1092 // Tag is now selected,
1093 // First get the tag's UID:
1095 ComputeCrc14443(CRC_14443_B
, cmd1
, 1 , &cmd1
[1], &cmd1
[2]);
1096 CodeAndTransmit14443bAsReader(cmd1
, 3); // Only first three bytes for this one
1097 GetSamplesFor14443bDemod(RECEIVE_SAMPLES_TIMEOUT
, TRUE
);
1098 if (Demod
.len
!= 10) {
1099 Dbprintf("Expected 10 bytes from tag, got %d", Demod
.len
);
1103 // The check the CRC of the answer (use cmd1 as temporary variable):
1104 ComputeCrc14443(CRC_14443_B
, Demod
.output
, 8, &cmd1
[2], &cmd1
[3]);
1105 if(cmd1
[2] != Demod
.output
[8] || cmd1
[3] != Demod
.output
[9]) {
1106 Dbprintf("CRC Error reading block! Expected: %04x got: %04x",
1107 (cmd1
[2]<<8)+cmd1
[3], (Demod
.output
[8]<<8)+Demod
.output
[9]);
1108 // Do not return;, let's go on... (we should retry, maybe ?)
1110 Dbprintf("Tag UID (64 bits): %08x %08x",
1111 (Demod
.output
[7]<<24) + (Demod
.output
[6]<<16) + (Demod
.output
[5]<<8) + Demod
.output
[4],
1112 (Demod
.output
[3]<<24) + (Demod
.output
[2]<<16) + (Demod
.output
[1]<<8) + Demod
.output
[0]);
1114 // Now loop to read all 16 blocks, address from 0 to last block
1115 Dbprintf("Tag memory dump, block 0 to %d", dwLast
);
1121 DbpString("System area block (0xff):");
1125 ComputeCrc14443(CRC_14443_B
, cmd1
, 2, &cmd1
[2], &cmd1
[3]);
1126 CodeAndTransmit14443bAsReader(cmd1
, sizeof(cmd1
));
1127 GetSamplesFor14443bDemod(RECEIVE_SAMPLES_TIMEOUT
, TRUE
);
1128 if (Demod
.len
!= 6) { // Check if we got an answer from the tag
1129 DbpString("Expected 6 bytes from tag, got less...");
1132 // The check the CRC of the answer (use cmd1 as temporary variable):
1133 ComputeCrc14443(CRC_14443_B
, Demod
.output
, 4, &cmd1
[2], &cmd1
[3]);
1134 if(cmd1
[2] != Demod
.output
[4] || cmd1
[3] != Demod
.output
[5]) {
1135 Dbprintf("CRC Error reading block! Expected: %04x got: %04x",
1136 (cmd1
[2]<<8)+cmd1
[3], (Demod
.output
[4]<<8)+Demod
.output
[5]);
1137 // Do not return;, let's go on... (we should retry, maybe ?)
1139 // Now print out the memory location:
1140 Dbprintf("Address=%02x, Contents=%08x, CRC=%04x", i
,
1141 (Demod
.output
[3]<<24) + (Demod
.output
[2]<<16) + (Demod
.output
[1]<<8) + Demod
.output
[0],
1142 (Demod
.output
[4]<<8)+Demod
.output
[5]);
1153 //=============================================================================
1154 // Finally, the `sniffer' combines elements from both the reader and
1155 // simulated tag, to show both sides of the conversation.
1156 //=============================================================================
1158 //-----------------------------------------------------------------------------
1159 // Record the sequence of commands sent by the reader to the tag, with
1160 // triggering so that we start recording at the point that the tag is moved
1162 //-----------------------------------------------------------------------------
1164 * Memory usage for this function, (within BigBuf)
1165 * Last Received command (reader->tag) - MAX_FRAME_SIZE
1166 * Last Received command (tag->reader) - MAX_FRAME_SIZE
1167 * DMA Buffer - ISO14443B_DMA_BUFFER_SIZE
1168 * Demodulated samples received - all the rest
1170 void RAMFUNC
SnoopIso14443b(void)
1172 // We won't start recording the frames that we acquire until we trigger;
1173 // a good trigger condition to get started is probably when we see a
1174 // response from the tag.
1175 int triggered
= TRUE
; // TODO: set and evaluate trigger condition
1177 FpgaDownloadAndGo(FPGA_BITSTREAM_HF
);
1183 // The DMA buffer, used to stream samples from the FPGA
1184 int8_t *dmaBuf
= (int8_t*) BigBuf_malloc(ISO14443B_DMA_BUFFER_SIZE
);
1188 int maxBehindBy
= 0;
1190 // Count of samples received so far, so that we can include timing
1191 // information in the trace buffer.
1194 DemodInit(BigBuf_malloc(MAX_FRAME_SIZE
));
1195 UartInit(BigBuf_malloc(MAX_FRAME_SIZE
));
1197 // Print some debug information about the buffer sizes
1198 Dbprintf("Snooping buffers initialized:");
1199 Dbprintf(" Trace: %i bytes", BigBuf_max_traceLen());
1200 Dbprintf(" Reader -> tag: %i bytes", MAX_FRAME_SIZE
);
1201 Dbprintf(" tag -> Reader: %i bytes", MAX_FRAME_SIZE
);
1202 Dbprintf(" DMA: %i bytes", ISO14443B_DMA_BUFFER_SIZE
);
1204 // Signal field is off, no reader signal, no tag signal
1207 // And put the FPGA in the appropriate mode
1208 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_READER_RX_XCORR
| FPGA_HF_READER_RX_XCORR_848_KHZ
| FPGA_HF_READER_RX_XCORR_SNOOP
);
1209 SetAdcMuxFor(GPIO_MUXSEL_HIPKD
);
1211 // Setup for the DMA.
1214 lastRxCounter
= ISO14443B_DMA_BUFFER_SIZE
;
1215 FpgaSetupSscDma((uint8_t*) dmaBuf
, ISO14443B_DMA_BUFFER_SIZE
);
1216 uint8_t parity
[MAX_PARITY_SIZE
] = {0x00};
1218 bool TagIsActive
= FALSE
;
1219 bool ReaderIsActive
= FALSE
;
1221 // And now we loop, receiving samples.
1223 int behindBy
= (lastRxCounter
- AT91C_BASE_PDC_SSC
->PDC_RCR
) &
1224 (ISO14443B_DMA_BUFFER_SIZE
-1);
1225 if(behindBy
> maxBehindBy
) {
1226 maxBehindBy
= behindBy
;
1229 if(behindBy
< 2) continue;
1235 if(upTo
>= dmaBuf
+ ISO14443B_DMA_BUFFER_SIZE
) {
1237 lastRxCounter
+= ISO14443B_DMA_BUFFER_SIZE
;
1238 AT91C_BASE_PDC_SSC
->PDC_RNPR
= (uint32_t) dmaBuf
;
1239 AT91C_BASE_PDC_SSC
->PDC_RNCR
= ISO14443B_DMA_BUFFER_SIZE
;
1241 if(behindBy
> (9*ISO14443B_DMA_BUFFER_SIZE
/10)) { // TODO: understand whether we can increase/decrease as we want or not?
1242 Dbprintf("blew circular buffer! behindBy=%d", behindBy
);
1247 DbpString("Trace full");
1251 if(BUTTON_PRESS()) {
1252 DbpString("cancelled");
1259 if (!TagIsActive
) { // no need to try decoding reader data if the tag is sending
1260 if (Handle14443bUartBit(ci
& 0x01)) {
1262 LogTrace(Uart
.output
, Uart
.byteCnt
, samples
, samples
, parity
, TRUE
);
1264 /* And ready to receive another command. */
1266 /* And also reset the demod code, which might have been */
1267 /* false-triggered by the commands from the reader. */
1270 if (Handle14443bUartBit(cq
& 0x01)) {
1272 LogTrace(Uart
.output
, Uart
.byteCnt
, samples
, samples
, parity
, TRUE
);
1274 /* And ready to receive another command. */
1276 /* And also reset the demod code, which might have been */
1277 /* false-triggered by the commands from the reader. */
1280 ReaderIsActive
= (Uart
.state
> STATE_GOT_FALLING_EDGE_OF_SOF
);
1283 if(!ReaderIsActive
) { // no need to try decoding tag data if the reader is sending - and we cannot afford the time
1284 // is this | 0x01 the error? & 0xfe in https://github.com/Proxmark/proxmark3/issues/103
1285 if(Handle14443bSamplesDemod(ci
& 0xfe, cq
& 0xfe)) {
1287 //Use samples as a time measurement
1288 LogTrace(Demod
.output
, Demod
.len
, samples
, samples
, parity
, FALSE
);
1292 // And ready to receive another response.
1295 TagIsActive
= (Demod
.state
> DEMOD_GOT_FALLING_EDGE_OF_SOF
);
1299 FpgaDisableSscDma();
1302 AT91C_BASE_PDC_SSC
->PDC_PTCR
= AT91C_PDC_RXTDIS
;
1303 DbpString("Snoop statistics:");
1304 Dbprintf(" Max behind by: %i", maxBehindBy
);
1305 Dbprintf(" Uart State: %x", Uart
.state
);
1306 Dbprintf(" Uart ByteCnt: %i", Uart
.byteCnt
);
1307 Dbprintf(" Uart ByteCntMax: %i", Uart
.byteCntMax
);
1308 Dbprintf(" Trace length: %i", BigBuf_get_traceLen());
1314 * Send raw command to tag ISO14443B
1316 * datalen len of buffer data
1317 * recv bool when true wait for data from tag and send to client
1318 * powerfield bool leave the field on when true
1319 * data buffer with byte to send
1325 void SendRawCommand14443B(uint32_t datalen
, uint32_t recv
, uint8_t powerfield
, uint8_t data
[])
1329 if ( datalen
== 0 && recv
== 0 && powerfield
== 0){
1333 CodeAndTransmit14443bAsReader(data
, datalen
);
1337 GetSamplesFor14443bDemod(RECEIVE_SAMPLES_TIMEOUT
, FALSE
);
1338 uint16_t iLen
= MIN(Demod
.len
, USB_CMD_DATA_SIZE
);
1339 cmd_send(CMD_ACK
, iLen
, 0, 0, Demod
.output
, iLen
);
1343 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF
);
1344 FpgaDisableSscDma();