]> git.zerfleddert.de Git - proxmark3-svn/blame - armsrc/iclass.c
Identation
[proxmark3-svn] / armsrc / iclass.c
CommitLineData
cee5a30d 1//-----------------------------------------------------------------------------
2// Gerhard de Koning Gans - May 2008
3// Hagen Fritsch - June 2010
4// Gerhard de Koning Gans - May 2011
1e262141 5// Gerhard de Koning Gans - June 2012 - Added iClass card and reader emulation
cee5a30d 6//
7// This code is licensed to you under the terms of the GNU GPL, version 2 or,
8// at your option, any later version. See the LICENSE.txt file for the text of
9// the license.
10//-----------------------------------------------------------------------------
11// Routines to support iClass.
12//-----------------------------------------------------------------------------
13// Based on ISO14443a implementation. Still in experimental phase.
14// Contribution made during a security research at Radboud University Nijmegen
15//
16// Please feel free to contribute and extend iClass support!!
17//-----------------------------------------------------------------------------
18//
cee5a30d 19// FIX:
20// ====
21// We still have sometimes a demodulation error when snooping iClass communication.
22// The resulting trace of a read-block-03 command may look something like this:
23//
24// + 22279: : 0c 03 e8 01
25//
26// ...with an incorrect answer...
27//
28// + 85: 0: TAG ff! ff! ff! ff! ff! ff! ff! ff! bb 33 bb 00 01! 0e! 04! bb !crc
29//
30// We still left the error signalling bytes in the traces like 0xbb
31//
32// A correct trace should look like this:
33//
34// + 21112: : 0c 03 e8 01
35// + 85: 0: TAG ff ff ff ff ff ff ff ff ea f5
36//
37//-----------------------------------------------------------------------------
38
39#include "proxmark3.h"
40#include "apps.h"
41#include "util.h"
42#include "string.h"
7e67e42f 43#include "common.h"
fecd8202 44#include "cmd.h"
1e262141 45// Needed for CRC in emulation mode;
46// same construction as in ISO 14443;
47// different initial value (CRC_ICLASS)
48#include "iso14443crc.h"
c3963755 49#include "iso15693tools.h"
b67f7ec3 50#include "protocols.h"
10a8875c
MHS
51#include "optimized_cipher.h"
52
1e262141 53static int timeout = 4096;
cee5a30d 54
cee5a30d 55
1e262141 56static int SendIClassAnswer(uint8_t *resp, int respLen, int delay);
cee5a30d 57
58//-----------------------------------------------------------------------------
59// The software UART that receives commands from the reader, and its state
60// variables.
61//-----------------------------------------------------------------------------
62static struct {
63 enum {
64 STATE_UNSYNCD,
65 STATE_START_OF_COMMUNICATION,
66 STATE_RECEIVING
67 } state;
68 uint16_t shiftReg;
69 int bitCnt;
70 int byteCnt;
71 int byteCntMax;
72 int posCnt;
73 int nOutOfCnt;
74 int OutOfCnt;
75 int syncBit;
1e262141 76 int samples;
cee5a30d 77 int highCnt;
78 int swapper;
79 int counter;
80 int bitBuffer;
81 int dropPosition;
6a1f2d82 82 uint8_t *output;
cee5a30d 83} Uart;
84
1e262141 85static RAMFUNC int OutOfNDecoding(int bit)
cee5a30d 86{
9f693930 87 //int error = 0;
cee5a30d 88 int bitright;
89
90 if(!Uart.bitBuffer) {
91 Uart.bitBuffer = bit ^ 0xFF0;
92 return FALSE;
93 }
94 else {
95 Uart.bitBuffer <<= 4;
96 Uart.bitBuffer ^= bit;
97 }
98
99 /*if(Uart.swapper) {
100 Uart.output[Uart.byteCnt] = Uart.bitBuffer & 0xFF;
101 Uart.byteCnt++;
102 Uart.swapper = 0;
103 if(Uart.byteCnt > 15) { return TRUE; }
104 }
105 else {
106 Uart.swapper = 1;
107 }*/
108
109 if(Uart.state != STATE_UNSYNCD) {
110 Uart.posCnt++;
111
112 if((Uart.bitBuffer & Uart.syncBit) ^ Uart.syncBit) {
113 bit = 0x00;
114 }
115 else {
116 bit = 0x01;
117 }
118 if(((Uart.bitBuffer << 1) & Uart.syncBit) ^ Uart.syncBit) {
119 bitright = 0x00;
120 }
121 else {
122 bitright = 0x01;
123 }
124 if(bit != bitright) { bit = bitright; }
125
126
127 // So, now we only have to deal with *bit*, lets see...
128 if(Uart.posCnt == 1) {
129 // measurement first half bitperiod
130 if(!bit) {
131 // Drop in first half means that we are either seeing
132 // an SOF or an EOF.
133
134 if(Uart.nOutOfCnt == 1) {
135 // End of Communication
136 Uart.state = STATE_UNSYNCD;
137 Uart.highCnt = 0;
138 if(Uart.byteCnt == 0) {
139 // Its not straightforward to show single EOFs
140 // So just leave it and do not return TRUE
6a1f2d82 141 Uart.output[0] = 0xf0;
cee5a30d 142 Uart.byteCnt++;
cee5a30d 143 }
144 else {
145 return TRUE;
146 }
147 }
148 else if(Uart.state != STATE_START_OF_COMMUNICATION) {
149 // When not part of SOF or EOF, it is an error
150 Uart.state = STATE_UNSYNCD;
151 Uart.highCnt = 0;
9f693930 152 //error = 4;
cee5a30d 153 }
154 }
155 }
156 else {
157 // measurement second half bitperiod
158 // Count the bitslot we are in... (ISO 15693)
159 Uart.nOutOfCnt++;
160
161 if(!bit) {
162 if(Uart.dropPosition) {
163 if(Uart.state == STATE_START_OF_COMMUNICATION) {
9f693930 164 //error = 1;
cee5a30d 165 }
166 else {
9f693930 167 //error = 7;
cee5a30d 168 }
169 // It is an error if we already have seen a drop in current frame
170 Uart.state = STATE_UNSYNCD;
171 Uart.highCnt = 0;
172 }
173 else {
174 Uart.dropPosition = Uart.nOutOfCnt;
175 }
176 }
177
178 Uart.posCnt = 0;
179
180
181 if(Uart.nOutOfCnt == Uart.OutOfCnt && Uart.OutOfCnt == 4) {
182 Uart.nOutOfCnt = 0;
183
184 if(Uart.state == STATE_START_OF_COMMUNICATION) {
185 if(Uart.dropPosition == 4) {
186 Uart.state = STATE_RECEIVING;
187 Uart.OutOfCnt = 256;
188 }
189 else if(Uart.dropPosition == 3) {
190 Uart.state = STATE_RECEIVING;
191 Uart.OutOfCnt = 4;
192 //Uart.output[Uart.byteCnt] = 0xdd;
193 //Uart.byteCnt++;
194 }
195 else {
196 Uart.state = STATE_UNSYNCD;
197 Uart.highCnt = 0;
198 }
199 Uart.dropPosition = 0;
200 }
201 else {
202 // RECEIVING DATA
203 // 1 out of 4
204 if(!Uart.dropPosition) {
205 Uart.state = STATE_UNSYNCD;
206 Uart.highCnt = 0;
9f693930 207 //error = 9;
cee5a30d 208 }
209 else {
210 Uart.shiftReg >>= 2;
211
212 // Swap bit order
213 Uart.dropPosition--;
214 //if(Uart.dropPosition == 1) { Uart.dropPosition = 2; }
215 //else if(Uart.dropPosition == 2) { Uart.dropPosition = 1; }
216
217 Uart.shiftReg ^= ((Uart.dropPosition & 0x03) << 6);
218 Uart.bitCnt += 2;
219 Uart.dropPosition = 0;
220
221 if(Uart.bitCnt == 8) {
222 Uart.output[Uart.byteCnt] = (Uart.shiftReg & 0xff);
223 Uart.byteCnt++;
cee5a30d 224 Uart.bitCnt = 0;
225 Uart.shiftReg = 0;
226 }
227 }
228 }
229 }
230 else if(Uart.nOutOfCnt == Uart.OutOfCnt) {
231 // RECEIVING DATA
232 // 1 out of 256
233 if(!Uart.dropPosition) {
234 Uart.state = STATE_UNSYNCD;
235 Uart.highCnt = 0;
9f693930 236 //error = 3;
cee5a30d 237 }
238 else {
239 Uart.dropPosition--;
240 Uart.output[Uart.byteCnt] = (Uart.dropPosition & 0xff);
241 Uart.byteCnt++;
cee5a30d 242 Uart.bitCnt = 0;
243 Uart.shiftReg = 0;
244 Uart.nOutOfCnt = 0;
245 Uart.dropPosition = 0;
246 }
247 }
248
249 /*if(error) {
250 Uart.output[Uart.byteCnt] = 0xAA;
251 Uart.byteCnt++;
252 Uart.output[Uart.byteCnt] = error & 0xFF;
253 Uart.byteCnt++;
254 Uart.output[Uart.byteCnt] = 0xAA;
255 Uart.byteCnt++;
256 Uart.output[Uart.byteCnt] = (Uart.bitBuffer >> 8) & 0xFF;
257 Uart.byteCnt++;
258 Uart.output[Uart.byteCnt] = Uart.bitBuffer & 0xFF;
259 Uart.byteCnt++;
260 Uart.output[Uart.byteCnt] = (Uart.syncBit >> 3) & 0xFF;
261 Uart.byteCnt++;
262 Uart.output[Uart.byteCnt] = 0xAA;
263 Uart.byteCnt++;
264 return TRUE;
265 }*/
266 }
267
268 }
269 else {
270 bit = Uart.bitBuffer & 0xf0;
271 bit >>= 4;
272 bit ^= 0x0F; // drops become 1s ;-)
273 if(bit) {
274 // should have been high or at least (4 * 128) / fc
275 // according to ISO this should be at least (9 * 128 + 20) / fc
276 if(Uart.highCnt == 8) {
277 // we went low, so this could be start of communication
278 // it turns out to be safer to choose a less significant
279 // syncbit... so we check whether the neighbour also represents the drop
280 Uart.posCnt = 1; // apparently we are busy with our first half bit period
281 Uart.syncBit = bit & 8;
282 Uart.samples = 3;
283 if(!Uart.syncBit) { Uart.syncBit = bit & 4; Uart.samples = 2; }
284 else if(bit & 4) { Uart.syncBit = bit & 4; Uart.samples = 2; bit <<= 2; }
285 if(!Uart.syncBit) { Uart.syncBit = bit & 2; Uart.samples = 1; }
286 else if(bit & 2) { Uart.syncBit = bit & 2; Uart.samples = 1; bit <<= 1; }
287 if(!Uart.syncBit) { Uart.syncBit = bit & 1; Uart.samples = 0;
288 if(Uart.syncBit && (Uart.bitBuffer & 8)) {
289 Uart.syncBit = 8;
290
291 // the first half bit period is expected in next sample
292 Uart.posCnt = 0;
293 Uart.samples = 3;
294 }
295 }
296 else if(bit & 1) { Uart.syncBit = bit & 1; Uart.samples = 0; }
297
298 Uart.syncBit <<= 4;
299 Uart.state = STATE_START_OF_COMMUNICATION;
300 Uart.bitCnt = 0;
301 Uart.byteCnt = 0;
cee5a30d 302 Uart.nOutOfCnt = 0;
303 Uart.OutOfCnt = 4; // Start at 1/4, could switch to 1/256
304 Uart.dropPosition = 0;
305 Uart.shiftReg = 0;
9f693930 306 //error = 0;
cee5a30d 307 }
308 else {
309 Uart.highCnt = 0;
310 }
311 }
312 else {
313 if(Uart.highCnt < 8) {
314 Uart.highCnt++;
315 }
316 }
317 }
318
319 return FALSE;
320}
321
322//=============================================================================
1e262141 323// Manchester
cee5a30d 324//=============================================================================
325
326static struct {
327 enum {
328 DEMOD_UNSYNCD,
329 DEMOD_START_OF_COMMUNICATION,
330 DEMOD_START_OF_COMMUNICATION2,
331 DEMOD_START_OF_COMMUNICATION3,
332 DEMOD_SOF_COMPLETE,
333 DEMOD_MANCHESTER_D,
334 DEMOD_MANCHESTER_E,
335 DEMOD_END_OF_COMMUNICATION,
336 DEMOD_END_OF_COMMUNICATION2,
337 DEMOD_MANCHESTER_F,
338 DEMOD_ERROR_WAIT
339 } state;
340 int bitCount;
341 int posCount;
342 int syncBit;
cee5a30d 343 uint16_t shiftReg;
344 int buffer;
345 int buffer2;
346 int buffer3;
347 int buff;
348 int samples;
349 int len;
350 enum {
351 SUB_NONE,
352 SUB_FIRST_HALF,
353 SUB_SECOND_HALF,
354 SUB_BOTH
355 } sub;
6a1f2d82 356 uint8_t *output;
cee5a30d 357} Demod;
358
359static RAMFUNC int ManchesterDecoding(int v)
360{
361 int bit;
362 int modulation;
363 int error = 0;
364
365 bit = Demod.buffer;
366 Demod.buffer = Demod.buffer2;
367 Demod.buffer2 = Demod.buffer3;
368 Demod.buffer3 = v;
369
370 if(Demod.buff < 3) {
371 Demod.buff++;
372 return FALSE;
373 }
374
375 if(Demod.state==DEMOD_UNSYNCD) {
376 Demod.output[Demod.len] = 0xfa;
377 Demod.syncBit = 0;
378 //Demod.samples = 0;
379 Demod.posCount = 1; // This is the first half bit period, so after syncing handle the second part
cee5a30d 380
381 if(bit & 0x08) {
382 Demod.syncBit = 0x08;
383 }
384
385 if(bit & 0x04) {
386 if(Demod.syncBit) {
387 bit <<= 4;
388 }
389 Demod.syncBit = 0x04;
390 }
391
392 if(bit & 0x02) {
393 if(Demod.syncBit) {
394 bit <<= 2;
395 }
396 Demod.syncBit = 0x02;
397 }
398
399 if(bit & 0x01 && Demod.syncBit) {
400 Demod.syncBit = 0x01;
401 }
402
403 if(Demod.syncBit) {
404 Demod.len = 0;
405 Demod.state = DEMOD_START_OF_COMMUNICATION;
406 Demod.sub = SUB_FIRST_HALF;
407 Demod.bitCount = 0;
408 Demod.shiftReg = 0;
cee5a30d 409 Demod.samples = 0;
410 if(Demod.posCount) {
411 //if(trigger) LED_A_OFF(); // Not useful in this case...
412 switch(Demod.syncBit) {
413 case 0x08: Demod.samples = 3; break;
414 case 0x04: Demod.samples = 2; break;
415 case 0x02: Demod.samples = 1; break;
416 case 0x01: Demod.samples = 0; break;
417 }
418 // SOF must be long burst... otherwise stay unsynced!!!
419 if(!(Demod.buffer & Demod.syncBit) || !(Demod.buffer2 & Demod.syncBit)) {
420 Demod.state = DEMOD_UNSYNCD;
421 }
422 }
423 else {
424 // SOF must be long burst... otherwise stay unsynced!!!
425 if(!(Demod.buffer2 & Demod.syncBit) || !(Demod.buffer3 & Demod.syncBit)) {
426 Demod.state = DEMOD_UNSYNCD;
427 error = 0x88;
428 }
429
430 }
431 error = 0;
432
433 }
434 }
435 else {
436 modulation = bit & Demod.syncBit;
437 modulation |= ((bit << 1) ^ ((Demod.buffer & 0x08) >> 3)) & Demod.syncBit;
cee5a30d 438
439 Demod.samples += 4;
440
441 if(Demod.posCount==0) {
442 Demod.posCount = 1;
443 if(modulation) {
444 Demod.sub = SUB_FIRST_HALF;
445 }
446 else {
447 Demod.sub = SUB_NONE;
448 }
449 }
450 else {
451 Demod.posCount = 0;
452 /*(modulation && (Demod.sub == SUB_FIRST_HALF)) {
453 if(Demod.state!=DEMOD_ERROR_WAIT) {
454 Demod.state = DEMOD_ERROR_WAIT;
455 Demod.output[Demod.len] = 0xaa;
456 error = 0x01;
457 }
458 }*/
459 //else if(modulation) {
460 if(modulation) {
461 if(Demod.sub == SUB_FIRST_HALF) {
462 Demod.sub = SUB_BOTH;
463 }
464 else {
465 Demod.sub = SUB_SECOND_HALF;
466 }
467 }
468 else if(Demod.sub == SUB_NONE) {
469 if(Demod.state == DEMOD_SOF_COMPLETE) {
470 Demod.output[Demod.len] = 0x0f;
471 Demod.len++;
cee5a30d 472 Demod.state = DEMOD_UNSYNCD;
473// error = 0x0f;
474 return TRUE;
475 }
476 else {
477 Demod.state = DEMOD_ERROR_WAIT;
478 error = 0x33;
479 }
480 /*if(Demod.state!=DEMOD_ERROR_WAIT) {
481 Demod.state = DEMOD_ERROR_WAIT;
482 Demod.output[Demod.len] = 0xaa;
483 error = 0x01;
484 }*/
485 }
486
487 switch(Demod.state) {
488 case DEMOD_START_OF_COMMUNICATION:
489 if(Demod.sub == SUB_BOTH) {
490 //Demod.state = DEMOD_MANCHESTER_D;
491 Demod.state = DEMOD_START_OF_COMMUNICATION2;
492 Demod.posCount = 1;
493 Demod.sub = SUB_NONE;
494 }
495 else {
496 Demod.output[Demod.len] = 0xab;
497 Demod.state = DEMOD_ERROR_WAIT;
498 error = 0xd2;
499 }
500 break;
501 case DEMOD_START_OF_COMMUNICATION2:
502 if(Demod.sub == SUB_SECOND_HALF) {
503 Demod.state = DEMOD_START_OF_COMMUNICATION3;
504 }
505 else {
506 Demod.output[Demod.len] = 0xab;
507 Demod.state = DEMOD_ERROR_WAIT;
508 error = 0xd3;
509 }
510 break;
511 case DEMOD_START_OF_COMMUNICATION3:
512 if(Demod.sub == SUB_SECOND_HALF) {
513// Demod.state = DEMOD_MANCHESTER_D;
514 Demod.state = DEMOD_SOF_COMPLETE;
515 //Demod.output[Demod.len] = Demod.syncBit & 0xFF;
516 //Demod.len++;
517 }
518 else {
519 Demod.output[Demod.len] = 0xab;
520 Demod.state = DEMOD_ERROR_WAIT;
521 error = 0xd4;
522 }
523 break;
524 case DEMOD_SOF_COMPLETE:
525 case DEMOD_MANCHESTER_D:
526 case DEMOD_MANCHESTER_E:
527 // OPPOSITE FROM ISO14443 - 11110000 = 0 (1 in 14443)
528 // 00001111 = 1 (0 in 14443)
529 if(Demod.sub == SUB_SECOND_HALF) { // SUB_FIRST_HALF
530 Demod.bitCount++;
531 Demod.shiftReg = (Demod.shiftReg >> 1) ^ 0x100;
532 Demod.state = DEMOD_MANCHESTER_D;
533 }
534 else if(Demod.sub == SUB_FIRST_HALF) { // SUB_SECOND_HALF
535 Demod.bitCount++;
536 Demod.shiftReg >>= 1;
537 Demod.state = DEMOD_MANCHESTER_E;
538 }
539 else if(Demod.sub == SUB_BOTH) {
540 Demod.state = DEMOD_MANCHESTER_F;
541 }
542 else {
543 Demod.state = DEMOD_ERROR_WAIT;
544 error = 0x55;
545 }
546 break;
547
548 case DEMOD_MANCHESTER_F:
549 // Tag response does not need to be a complete byte!
550 if(Demod.len > 0 || Demod.bitCount > 0) {
551 if(Demod.bitCount > 1) { // was > 0, do not interpret last closing bit, is part of EOF
6a1f2d82 552 Demod.shiftReg >>= (9 - Demod.bitCount); // right align data
cee5a30d 553 Demod.output[Demod.len] = Demod.shiftReg & 0xff;
554 Demod.len++;
cee5a30d 555 }
556
557 Demod.state = DEMOD_UNSYNCD;
558 return TRUE;
559 }
560 else {
561 Demod.output[Demod.len] = 0xad;
562 Demod.state = DEMOD_ERROR_WAIT;
563 error = 0x03;
564 }
565 break;
566
567 case DEMOD_ERROR_WAIT:
568 Demod.state = DEMOD_UNSYNCD;
569 break;
570
571 default:
572 Demod.output[Demod.len] = 0xdd;
573 Demod.state = DEMOD_UNSYNCD;
574 break;
575 }
576
577 /*if(Demod.bitCount>=9) {
578 Demod.output[Demod.len] = Demod.shiftReg & 0xff;
579 Demod.len++;
580
581 Demod.parityBits <<= 1;
582 Demod.parityBits ^= ((Demod.shiftReg >> 8) & 0x01);
583
584 Demod.bitCount = 0;
585 Demod.shiftReg = 0;
586 }*/
587 if(Demod.bitCount>=8) {
588 Demod.shiftReg >>= 1;
589 Demod.output[Demod.len] = (Demod.shiftReg & 0xff);
590 Demod.len++;
cee5a30d 591 Demod.bitCount = 0;
592 Demod.shiftReg = 0;
593 }
594
595 if(error) {
596 Demod.output[Demod.len] = 0xBB;
597 Demod.len++;
598 Demod.output[Demod.len] = error & 0xFF;
599 Demod.len++;
600 Demod.output[Demod.len] = 0xBB;
601 Demod.len++;
602 Demod.output[Demod.len] = bit & 0xFF;
603 Demod.len++;
604 Demod.output[Demod.len] = Demod.buffer & 0xFF;
605 Demod.len++;
606 // Look harder ;-)
607 Demod.output[Demod.len] = Demod.buffer2 & 0xFF;
608 Demod.len++;
609 Demod.output[Demod.len] = Demod.syncBit & 0xFF;
610 Demod.len++;
611 Demod.output[Demod.len] = 0xBB;
612 Demod.len++;
613 return TRUE;
614 }
615
616 }
617
618 } // end (state != UNSYNCED)
619
620 return FALSE;
621}
622
623//=============================================================================
1e262141 624// Finally, a `sniffer' for iClass communication
cee5a30d 625// Both sides of communication!
626//=============================================================================
627
628//-----------------------------------------------------------------------------
629// Record the sequence of commands sent by the reader to the tag, with
630// triggering so that we start recording at the point that the tag is moved
631// near the reader.
632//-----------------------------------------------------------------------------
633void RAMFUNC SnoopIClass(void)
634{
17cba269 635
cee5a30d 636
637 // We won't start recording the frames that we acquire until we trigger;
638 // a good trigger condition to get started is probably when we see a
639 // response from the tag.
9f693930 640 //int triggered = FALSE; // FALSE to wait first for card
cee5a30d 641
642 // The command (reader -> tag) that we're receiving.
643 // The length of a received command will in most cases be no more than 18 bytes.
644 // So 32 should be enough!
f71f4deb 645 #define ICLASS_BUFFER_SIZE 32
646 uint8_t readerToTagCmd[ICLASS_BUFFER_SIZE];
cee5a30d 647 // The response (tag -> reader) that we're receiving.
f71f4deb 648 uint8_t tagToReaderResponse[ICLASS_BUFFER_SIZE];
6a1f2d82 649
7cc204bf 650 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
651
f71f4deb 652 // free all BigBuf memory
653 BigBuf_free();
654 // The DMA buffer, used to stream samples from the FPGA
655 uint8_t *dmaBuf = BigBuf_malloc(DMA_BUFFER_SIZE);
656
3000dc4e
MHS
657 set_tracing(TRUE);
658 clear_trace();
1e262141 659 iso14a_set_trigger(FALSE);
cee5a30d 660
f71f4deb 661 int lastRxCounter;
117d9ec2 662 uint8_t *upTo;
cee5a30d 663 int smpl;
664 int maxBehindBy = 0;
665
666 // Count of samples received so far, so that we can include timing
667 // information in the trace buffer.
668 int samples = 0;
669 rsamples = 0;
670
cee5a30d 671 // Set up the demodulator for tag -> reader responses.
17cba269 672 Demod.output = tagToReaderResponse;
cee5a30d 673 Demod.len = 0;
674 Demod.state = DEMOD_UNSYNCD;
675
676 // Setup for the DMA.
677 FpgaSetupSsc();
678 upTo = dmaBuf;
679 lastRxCounter = DMA_BUFFER_SIZE;
680 FpgaSetupSscDma((uint8_t *)dmaBuf, DMA_BUFFER_SIZE);
681
682 // And the reader -> tag commands
683 memset(&Uart, 0, sizeof(Uart));
17cba269 684 Uart.output = readerToTagCmd;
cee5a30d 685 Uart.byteCntMax = 32; // was 100 (greg)////////////////////////////////////////////////////////////////////////
686 Uart.state = STATE_UNSYNCD;
687
688 // And put the FPGA in the appropriate mode
689 // Signal field is off with the appropriate LED
690 LED_D_OFF();
691 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_SNIFFER);
692 SetAdcMuxFor(GPIO_MUXSEL_HIPKD);
693
81012e67 694 uint32_t time_0 = GetCountSspClk();
55eaed8f
MHS
695 uint32_t time_start = 0;
696 uint32_t time_stop = 0;
81012e67 697
cee5a30d 698 int div = 0;
699 //int div2 = 0;
700 int decbyte = 0;
701 int decbyter = 0;
702
703 // And now we loop, receiving samples.
704 for(;;) {
705 LED_A_ON();
706 WDT_HIT();
707 int behindBy = (lastRxCounter - AT91C_BASE_PDC_SSC->PDC_RCR) &
708 (DMA_BUFFER_SIZE-1);
709 if(behindBy > maxBehindBy) {
710 maxBehindBy = behindBy;
f71f4deb 711 if(behindBy > (9 * DMA_BUFFER_SIZE / 10)) {
cee5a30d 712 Dbprintf("blew circular buffer! behindBy=0x%x", behindBy);
713 goto done;
714 }
715 }
716 if(behindBy < 1) continue;
717
718 LED_A_OFF();
719 smpl = upTo[0];
720 upTo++;
721 lastRxCounter -= 1;
722 if(upTo - dmaBuf > DMA_BUFFER_SIZE) {
723 upTo -= DMA_BUFFER_SIZE;
724 lastRxCounter += DMA_BUFFER_SIZE;
725 AT91C_BASE_PDC_SSC->PDC_RNPR = (uint32_t) upTo;
726 AT91C_BASE_PDC_SSC->PDC_RNCR = DMA_BUFFER_SIZE;
727 }
728
729 //samples += 4;
730 samples += 1;
cee5a30d 731
cee5a30d 732 if(smpl & 0xF) {
733 decbyte ^= (1 << (3 - div));
734 }
cee5a30d 735
736 // FOR READER SIDE COMMUMICATION...
17cba269 737
cee5a30d 738 decbyter <<= 2;
739 decbyter ^= (smpl & 0x30);
740
741 div++;
742
743 if((div + 1) % 2 == 0) {
744 smpl = decbyter;
1e262141 745 if(OutOfNDecoding((smpl & 0xF0) >> 4)) {
cee5a30d 746 rsamples = samples - Uart.samples;
55eaed8f 747 time_stop = (GetCountSspClk()-time_0) << 4;
cee5a30d 748 LED_C_ON();
17cba269 749
81012e67 750 //if(!LogTrace(Uart.output,Uart.byteCnt, rsamples, Uart.parityBits,TRUE)) break;
17cba269 751 //if(!LogTrace(NULL, 0, Uart.endTime*16 - DELAY_READER_AIR2ARM_AS_SNIFFER, 0, TRUE)) break;
6a1f2d82 752 if(tracing) {
753 uint8_t parity[MAX_PARITY_SIZE];
754 GetParity(Uart.output, Uart.byteCnt, parity);
55eaed8f 755 LogTrace(Uart.output,Uart.byteCnt, time_start, time_stop, parity, TRUE);
81012e67
MHS
756 }
757
17cba269
MHS
758
759 /* And ready to receive another command. */
cee5a30d 760 Uart.state = STATE_UNSYNCD;
761 /* And also reset the demod code, which might have been */
762 /* false-triggered by the commands from the reader. */
763 Demod.state = DEMOD_UNSYNCD;
764 LED_B_OFF();
765 Uart.byteCnt = 0;
55eaed8f
MHS
766 }else{
767 time_start = (GetCountSspClk()-time_0) << 4;
cee5a30d 768 }
769 decbyter = 0;
770 }
771
772 if(div > 3) {
773 smpl = decbyte;
774 if(ManchesterDecoding(smpl & 0x0F)) {
55eaed8f
MHS
775 time_stop = (GetCountSspClk()-time_0) << 4;
776
777 rsamples = samples - Demod.samples;
cee5a30d 778 LED_B_ON();
779
6a1f2d82 780 if(tracing) {
781 uint8_t parity[MAX_PARITY_SIZE];
782 GetParity(Demod.output, Demod.len, parity);
55eaed8f 783 LogTrace(Demod.output, Demod.len, time_start, time_stop, parity, FALSE);
81012e67 784 }
17cba269 785
cee5a30d 786 // And ready to receive another response.
787 memset(&Demod, 0, sizeof(Demod));
17cba269 788 Demod.output = tagToReaderResponse;
cee5a30d 789 Demod.state = DEMOD_UNSYNCD;
790 LED_C_OFF();
55eaed8f
MHS
791 }else{
792 time_start = (GetCountSspClk()-time_0) << 4;
cee5a30d 793 }
794
795 div = 0;
796 decbyte = 0x00;
797 }
798 //}
799
800 if(BUTTON_PRESS()) {
801 DbpString("cancelled_a");
802 goto done;
803 }
804 }
805
806 DbpString("COMMAND FINISHED");
807
808 Dbprintf("%x %x %x", maxBehindBy, Uart.state, Uart.byteCnt);
3000dc4e 809 Dbprintf("%x %x %x", Uart.byteCntMax, BigBuf_get_traceLen(), (int)Uart.output[0]);
cee5a30d 810
811done:
812 AT91C_BASE_PDC_SSC->PDC_PTCR = AT91C_PDC_RXTDIS;
813 Dbprintf("%x %x %x", maxBehindBy, Uart.state, Uart.byteCnt);
3000dc4e 814 Dbprintf("%x %x %x", Uart.byteCntMax, BigBuf_get_traceLen(), (int)Uart.output[0]);
cee5a30d 815 LED_A_OFF();
816 LED_B_OFF();
1e262141 817 LED_C_OFF();
818 LED_D_OFF();
819}
820
912a3e94 821void rotateCSN(uint8_t* originalCSN, uint8_t* rotatedCSN) {
822 int i;
823 for(i = 0; i < 8; i++) {
824 rotatedCSN[i] = (originalCSN[i] >> 3) | (originalCSN[(i+1)%8] << 5);
1e262141 825 }
826}
827
828//-----------------------------------------------------------------------------
829// Wait for commands from reader
830// Stop when button is pressed
831// Or return TRUE when command is captured
832//-----------------------------------------------------------------------------
833static int GetIClassCommandFromReader(uint8_t *received, int *len, int maxLen)
834{
912a3e94 835 // Set FPGA mode to "simulated ISO 14443 tag", no modulation (listen
1e262141 836 // only, since we are receiving, not transmitting).
837 // Signal field is off with the appropriate LED
838 LED_D_OFF();
839 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_TAGSIM_LISTEN);
840
841 // Now run a `software UART' on the stream of incoming samples.
842 Uart.output = received;
843 Uart.byteCntMax = maxLen;
844 Uart.state = STATE_UNSYNCD;
845
846 for(;;) {
847 WDT_HIT();
848
849 if(BUTTON_PRESS()) return FALSE;
850
851 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
852 AT91C_BASE_SSC->SSC_THR = 0x00;
853 }
854 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
855 uint8_t b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
3fe4ff4f 856
1e262141 857 if(OutOfNDecoding(b & 0x0f)) {
858 *len = Uart.byteCnt;
859 return TRUE;
860 }
861 }
862 }
863}
864
645c960f
MHS
865static uint8_t encode4Bits(const uint8_t b)
866{
867 uint8_t c = b & 0xF;
868 // OTA, the least significant bits first
869 // The columns are
870 // 1 - Bit value to send
871 // 2 - Reversed (big-endian)
872 // 3 - Encoded
873 // 4 - Hex values
874
875 switch(c){
876 // 1 2 3 4
877 case 15: return 0x55; // 1111 -> 1111 -> 01010101 -> 0x55
878 case 14: return 0x95; // 1110 -> 0111 -> 10010101 -> 0x95
879 case 13: return 0x65; // 1101 -> 1011 -> 01100101 -> 0x65
880 case 12: return 0xa5; // 1100 -> 0011 -> 10100101 -> 0xa5
881 case 11: return 0x59; // 1011 -> 1101 -> 01011001 -> 0x59
882 case 10: return 0x99; // 1010 -> 0101 -> 10011001 -> 0x99
883 case 9: return 0x69; // 1001 -> 1001 -> 01101001 -> 0x69
884 case 8: return 0xa9; // 1000 -> 0001 -> 10101001 -> 0xa9
885 case 7: return 0x56; // 0111 -> 1110 -> 01010110 -> 0x56
886 case 6: return 0x96; // 0110 -> 0110 -> 10010110 -> 0x96
887 case 5: return 0x66; // 0101 -> 1010 -> 01100110 -> 0x66
888 case 4: return 0xa6; // 0100 -> 0010 -> 10100110 -> 0xa6
889 case 3: return 0x5a; // 0011 -> 1100 -> 01011010 -> 0x5a
890 case 2: return 0x9a; // 0010 -> 0100 -> 10011010 -> 0x9a
891 case 1: return 0x6a; // 0001 -> 1000 -> 01101010 -> 0x6a
892 default: return 0xaa; // 0000 -> 0000 -> 10101010 -> 0xaa
893
894 }
895}
1e262141 896
897//-----------------------------------------------------------------------------
898// Prepare tag messages
899//-----------------------------------------------------------------------------
900static void CodeIClassTagAnswer(const uint8_t *cmd, int len)
901{
645c960f
MHS
902
903 /*
904 * SOF comprises 3 parts;
905 * * An unmodulated time of 56.64 us
906 * * 24 pulses of 423.75 KHz (fc/32)
907 * * A logic 1, which starts with an unmodulated time of 18.88us
908 * followed by 8 pulses of 423.75kHz (fc/32)
909 *
910 *
911 * EOF comprises 3 parts:
912 * - A logic 0 (which starts with 8 pulses of fc/32 followed by an unmodulated
913 * time of 18.88us.
914 * - 24 pulses of fc/32
915 * - An unmodulated time of 56.64 us
916 *
917 *
918 * A logic 0 starts with 8 pulses of fc/32
919 * followed by an unmodulated time of 256/fc (~18,88us).
920 *
921 * A logic 0 starts with unmodulated time of 256/fc (~18,88us) followed by
922 * 8 pulses of fc/32 (also 18.88us)
923 *
924 * The mode FPGA_HF_SIMULATOR_MODULATE_424K_8BIT which we use to simulate tag,
925 * works like this.
926 * - A 1-bit input to the FPGA becomes 8 pulses on 423.5kHz (fc/32) (18.88us).
927 * - A 0-bit inptu to the FPGA becomes an unmodulated time of 18.88us
928 *
6b038d19 929 * In this mode the SOF can be written as 00011101 = 0x1D
645c960f
MHS
930 * The EOF can be written as 10111000 = 0xb8
931 * A logic 1 is 01
932 * A logic 0 is 10
933 *
934 * */
935
1e262141 936 int i;
937
938 ToSendReset();
939
940 // Send SOF
645c960f 941 ToSend[++ToSendMax] = 0x1D;
1e262141 942
943 for(i = 0; i < len; i++) {
1e262141 944 uint8_t b = cmd[i];
645c960f
MHS
945 ToSend[++ToSendMax] = encode4Bits(b & 0xF); //Least significant half
946 ToSend[++ToSendMax] = encode4Bits((b >>4) & 0xF);//Most significant half
1e262141 947 }
948
949 // Send EOF
645c960f 950 ToSend[++ToSendMax] = 0xB8;
81012e67 951 //lastProxToAirDuration = 8*ToSendMax - 3*8 - 3*8;//Not counting zeroes in the beginning or end
1e262141 952 // Convert from last byte pos to length
953 ToSendMax++;
954}
955
956// Only SOF
957static void CodeIClassTagSOF()
958{
81012e67
MHS
959 //So far a dummy implementation, not used
960 //int lastProxToAirDuration =0;
1e262141 961
81012e67 962 ToSendReset();
1e262141 963 // Send SOF
645c960f 964 ToSend[++ToSendMax] = 0x1D;
81012e67
MHS
965// lastProxToAirDuration = 8*ToSendMax - 3*8;//Not counting zeroes in the beginning
966
1e262141 967 // Convert from last byte pos to length
968 ToSendMax++;
969}
b67f7ec3
MHS
970#define MODE_SIM_CSN 0
971#define MODE_EXIT_AFTER_MAC 1
972#define MODE_FULLSIM 2
55eaed8f 973
b67f7ec3 974int doIClassSimulation(int simulationMode, uint8_t *reader_mac_buf);
ff7bb4ef
MHS
975/**
976 * @brief SimulateIClass simulates an iClass card.
977 * @param arg0 type of simulation
978 * - 0 uses the first 8 bytes in usb data as CSN
979 * - 2 "dismantling iclass"-attack. This mode iterates through all CSN's specified
980 * in the usb data. This mode collects MAC from the reader, in order to do an offline
981 * attack on the keys. For more info, see "dismantling iclass" and proxclone.com.
982 * - Other : Uses the default CSN (031fec8af7ff12e0)
983 * @param arg1 - number of CSN's contained in datain (applicable for mode 2 only)
984 * @param arg2
985 * @param datain
986 */
987void SimulateIClass(uint32_t arg0, uint32_t arg1, uint32_t arg2, uint8_t *datain)
1e262141 988{
ff7bb4ef
MHS
989 uint32_t simType = arg0;
990 uint32_t numberOfCSNS = arg1;
7cc204bf 991 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
1e262141 992
ff7bb4ef 993 // Enable and clear the trace
3000dc4e
MHS
994 set_tracing(TRUE);
995 clear_trace();
b67f7ec3
MHS
996 //Use the emulator memory for SIM
997 uint8_t *emulator = BigBuf_get_EM_addr();
81cd0474 998
ff7bb4ef
MHS
999 if(simType == 0) {
1000 // Use the CSN from commandline
b67f7ec3
MHS
1001 memcpy(emulator, datain, 8);
1002 doIClassSimulation(MODE_SIM_CSN,NULL);
ff7bb4ef
MHS
1003 }else if(simType == 1)
1004 {
b67f7ec3
MHS
1005 //Default CSN
1006 uint8_t csn_crc[] = { 0x03, 0x1f, 0xec, 0x8a, 0xf7, 0xff, 0x12, 0xe0, 0x00, 0x00 };
1007 // Use the CSN from commandline
1008 memcpy(emulator, csn_crc, 8);
1009 doIClassSimulation(MODE_SIM_CSN,NULL);
ff7bb4ef
MHS
1010 }
1011 else if(simType == 2)
1012 {
9f6e9d15 1013
7b941c8d 1014 uint8_t mac_responses[USB_CMD_DATA_SIZE] = { 0 };
eabba3df 1015 Dbprintf("Going into attack mode, %d CSNS sent", numberOfCSNS);
ff7bb4ef
MHS
1016 // In this mode, a number of csns are within datain. We'll simulate each one, one at a time
1017 // in order to collect MAC's from the reader. This can later be used in an offlne-attack
1018 // in order to obtain the keys, as in the "dismantling iclass"-paper.
9f6e9d15
MHS
1019 int i = 0;
1020 for( ; i < numberOfCSNS && i*8+8 < USB_CMD_DATA_SIZE; i++)
ff7bb4ef
MHS
1021 {
1022 // The usb data is 512 bytes, fitting 65 8-byte CSNs in there.
1023
b67f7ec3
MHS
1024 memcpy(emulator, datain+(i*8), 8);
1025 if(doIClassSimulation(MODE_EXIT_AFTER_MAC,mac_responses+i*8))
f83cc126 1026 {
645c960f 1027 cmd_send(CMD_ACK,CMD_SIMULATE_TAG_ICLASS,i,0,mac_responses,i*8);
f83cc126
MHS
1028 return; // Button pressed
1029 }
ff7bb4ef 1030 }
9f6e9d15
MHS
1031 cmd_send(CMD_ACK,CMD_SIMULATE_TAG_ICLASS,i,0,mac_responses,i*8);
1032
b67f7ec3
MHS
1033 }else if(simType == 3){
1034 //This is 'full sim' mode, where we use the emulator storage for data.
1035 doIClassSimulation(MODE_FULLSIM, NULL);
81012e67
MHS
1036 }
1037 else{
ff7bb4ef
MHS
1038 // We may want a mode here where we hardcode the csns to use (from proxclone).
1039 // That will speed things up a little, but not required just yet.
1040 Dbprintf("The mode is not implemented, reserved for future use");
1041 }
9f6e9d15 1042 Dbprintf("Done...");
ff7bb4ef
MHS
1043
1044}
c8387e85
MHS
1045void AppendCrc(uint8_t* data, int len)
1046{
1047 ComputeCrc14443(CRC_ICLASS,data,len,data+len,data+len+1);
1048}
b67f7ec3 1049
ff7bb4ef
MHS
1050/**
1051 * @brief Does the actual simulation
1052 * @param csn - csn to use
1053 * @param breakAfterMacReceived if true, returns after reader MAC has been received.
1054 */
b67f7ec3 1055int doIClassSimulation( int simulationMode, uint8_t *reader_mac_buf)
ff7bb4ef 1056{
b67f7ec3
MHS
1057 // free eventually allocated BigBuf memory
1058 BigBuf_free_keep_EM();
55eaed8f 1059
61fe9073
MHS
1060 State cipher_state;
1061// State cipher_state_reserve;
b67f7ec3
MHS
1062 uint8_t *csn = BigBuf_get_EM_addr();
1063 uint8_t *emulator = csn;
1064 uint8_t sof_data[] = { 0x0F} ;
1e262141 1065 // CSN followed by two CRC bytes
b67f7ec3
MHS
1066 uint8_t anticoll_data[10] = { 0 };
1067 uint8_t csn_data[10] = { 0 };
1068 memcpy(csn_data,csn,sizeof(csn_data));
f83cc126 1069 Dbprintf("Simulating CSN %02x%02x%02x%02x%02x%02x%02x%02x",csn[0],csn[1],csn[2],csn[3],csn[4],csn[5],csn[6],csn[7]);
1e262141 1070
1e262141 1071 // Construct anticollision-CSN
b67f7ec3 1072 rotateCSN(csn_data,anticoll_data);
1e262141 1073
1074 // Compute CRC on both CSNs
b67f7ec3
MHS
1075 ComputeCrc14443(CRC_ICLASS, anticoll_data, 8, &anticoll_data[8], &anticoll_data[9]);
1076 ComputeCrc14443(CRC_ICLASS, csn_data, 8, &csn_data[8], &csn_data[9]);
1077
61fe9073 1078 uint8_t diversified_key[8] = { 0 };
b67f7ec3
MHS
1079 // e-Purse
1080 uint8_t card_challenge_data[8] = { 0x00 };
1081 if(simulationMode == MODE_FULLSIM)
1082 {
e5cd4ee4
MHS
1083 //The diversified key should be stored on block 3
1084 //Get the diversified key from emulator memory
1085 memcpy(diversified_key, emulator+(8*3),8);
1086
b67f7ec3
MHS
1087 //Card challenge, a.k.a e-purse is on block 2
1088 memcpy(card_challenge_data,emulator + (8 * 2) , 8);
61fe9073 1089 //Precalculate the cipher state, feeding it the CC
e5cd4ee4
MHS
1090 cipher_state = opt_doTagMAC_1(card_challenge_data,diversified_key);
1091
b67f7ec3 1092 }
1e262141 1093
ff7bb4ef 1094 int exitLoop = 0;
1e262141 1095 // Reader 0a
1096 // Tag 0f
1097 // Reader 0c
1098 // Tag anticoll. CSN
1099 // Reader 81 anticoll. CSN
1100 // Tag CSN
1101
55eaed8f 1102 uint8_t *modulated_response;
b19caaef 1103 int modulated_response_size = 0;
55eaed8f
MHS
1104 uint8_t* trace_data = NULL;
1105 int trace_data_size = 0;
1e262141 1106
b67f7ec3 1107
645c960f 1108 // Respond SOF -- takes 1 bytes
b67f7ec3
MHS
1109 uint8_t *resp_sof = BigBuf_malloc(2);
1110 int resp_sof_Len;
1e262141 1111
1112 // Anticollision CSN (rotated CSN)
645c960f 1113 // 22: Takes 2 bytes for SOF/EOF and 10 * 2 = 20 bytes (2 bytes/byte)
b67f7ec3
MHS
1114 uint8_t *resp_anticoll = BigBuf_malloc(28);
1115 int resp_anticoll_len;
1e262141 1116
1117 // CSN
645c960f 1118 // 22: Takes 2 bytes for SOF/EOF and 10 * 2 = 20 bytes (2 bytes/byte)
b67f7ec3
MHS
1119 uint8_t *resp_csn = BigBuf_malloc(30);
1120 int resp_csn_len;
1e262141 1121
1122 // e-Purse
b3cc5f29 1123 // 18: Takes 2 bytes for SOF/EOF and 8 * 2 = 16 bytes (2 bytes/bit)
b67f7ec3
MHS
1124 uint8_t *resp_cc = BigBuf_malloc(20);
1125 int resp_cc_len;
1e262141 1126
f71f4deb 1127 uint8_t *receivedCmd = BigBuf_malloc(MAX_FRAME_SIZE);
1e262141 1128 int len;
1129
1e262141 1130 // Prepare card messages
1131 ToSendMax = 0;
1132
1133 // First card answer: SOF
1134 CodeIClassTagSOF();
b67f7ec3 1135 memcpy(resp_sof, ToSend, ToSendMax); resp_sof_Len = ToSendMax;
1e262141 1136
1137 // Anticollision CSN
b67f7ec3
MHS
1138 CodeIClassTagAnswer(anticoll_data, sizeof(anticoll_data));
1139 memcpy(resp_anticoll, ToSend, ToSendMax); resp_anticoll_len = ToSendMax;
1e262141 1140
1141 // CSN
b67f7ec3
MHS
1142 CodeIClassTagAnswer(csn_data, sizeof(csn_data));
1143 memcpy(resp_csn, ToSend, ToSendMax); resp_csn_len = ToSendMax;
1e262141 1144
1145 // e-Purse
b67f7ec3
MHS
1146 CodeIClassTagAnswer(card_challenge_data, sizeof(card_challenge_data));
1147 memcpy(resp_cc, ToSend, ToSendMax); resp_cc_len = ToSendMax;
1e262141 1148
b19caaef 1149 //This is used for responding to READ-block commands or other data which is dynamically generated
c8387e85
MHS
1150 //First the 'trace'-data, not encoded for FPGA
1151 uint8_t *data_generic_trace = BigBuf_malloc(8 + 2);//8 bytes data + 2byte CRC is max tag answer
1152 //Then storage for the modulated data
1153 //Each bit is doubled when modulated for FPGA, and we also have SOF and EOF (2 bytes)
1154 uint8_t *data_response = BigBuf_malloc( (8+2) * 2 + 2);
e3dc1e4c
MHS
1155
1156 // Start from off (no field generated)
fa541aca
MHS
1157 //FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
1158 //SpinDelay(200);
1159 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_TAGSIM_LISTEN);
1160 SpinDelay(100);
1161 StartCountSspClk();
1e262141 1162 // We need to listen to the high-frequency, peak-detected path.
1163 SetAdcMuxFor(GPIO_MUXSEL_HIPKD);
1164 FpgaSetupSsc();
1165
1166 // To control where we are in the protocol
1e262141 1167 int cmdsRecvd = 0;
81012e67
MHS
1168 uint32_t time_0 = GetCountSspClk();
1169 uint32_t t2r_time =0;
1170 uint32_t r2t_time =0;
912a3e94 1171
1e262141 1172 LED_A_ON();
f83cc126 1173 bool buttonPressed = false;
e5cd4ee4 1174 uint8_t response_delay = 1;
ff7bb4ef 1175 while(!exitLoop) {
e5cd4ee4 1176 response_delay = 1;
1e262141 1177 LED_B_OFF();
e3dc1e4c
MHS
1178 //Signal tracer
1179 // Can be used to get a trigger for an oscilloscope..
1180 LED_C_OFF();
3fe4ff4f 1181
1e262141 1182 if(!GetIClassCommandFromReader(receivedCmd, &len, 100)) {
f83cc126 1183 buttonPressed = true;
1e262141 1184 break;
81cd0474 1185 }
81012e67 1186 r2t_time = GetCountSspClk();
e3dc1e4c
MHS
1187 //Signal tracer
1188 LED_C_ON();
1e262141 1189
81cd0474 1190 // Okay, look at the command now.
b67f7ec3 1191 if(receivedCmd[0] == ICLASS_CMD_ACTALL ) {
1e262141 1192 // Reader in anticollission phase
b67f7ec3
MHS
1193 modulated_response = resp_sof; modulated_response_size = resp_sof_Len; //order = 1;
1194 trace_data = sof_data;
1195 trace_data_size = sizeof(sof_data);
1196 } else if(receivedCmd[0] == ICLASS_CMD_READ_OR_IDENTIFY && len == 1) {
1e262141 1197 // Reader asks for anticollission CSN
b67f7ec3
MHS
1198 modulated_response = resp_anticoll; modulated_response_size = resp_anticoll_len; //order = 2;
1199 trace_data = anticoll_data;
1200 trace_data_size = sizeof(anticoll_data);
1e262141 1201 //DbpString("Reader requests anticollission CSN:");
b67f7ec3 1202 } else if(receivedCmd[0] == ICLASS_CMD_SELECT) {
1e262141 1203 // Reader selects anticollission CSN.
1204 // Tag sends the corresponding real CSN
b67f7ec3
MHS
1205 modulated_response = resp_csn; modulated_response_size = resp_csn_len; //order = 3;
1206 trace_data = csn_data;
1207 trace_data_size = sizeof(csn_data);
1e262141 1208 //DbpString("Reader selects anticollission CSN:");
b67f7ec3 1209 } else if(receivedCmd[0] == ICLASS_CMD_READCHECK_KD) {
1e262141 1210 // Read e-purse (88 02)
b67f7ec3
MHS
1211 modulated_response = resp_cc; modulated_response_size = resp_cc_len; //order = 4;
1212 trace_data = card_challenge_data;
1213 trace_data_size = sizeof(card_challenge_data);
1e262141 1214 LED_B_ON();
b67f7ec3 1215 } else if(receivedCmd[0] == ICLASS_CMD_CHECK) {
1e262141 1216 // Reader random and reader MAC!!!
b67f7ec3 1217 if(simulationMode == MODE_FULLSIM)
61fe9073
MHS
1218 {
1219 //NR, from reader, is in receivedCmd +1
1220 opt_doTagMAC_2(cipher_state,receivedCmd+1,data_generic_trace,diversified_key);
1221
b19caaef 1222 trace_data = data_generic_trace;
b67f7ec3
MHS
1223 trace_data_size = 4;
1224 CodeIClassTagAnswer(trace_data , trace_data_size);
1225 memcpy(data_response, ToSend, ToSendMax);
1226 modulated_response = data_response;
1227 modulated_response_size = ToSendMax;
e5cd4ee4 1228 response_delay = 0;//We need to hurry here...
10a8875c 1229 //exitLoop = true;
b67f7ec3
MHS
1230 }else
1231 { //Not fullsim, we don't respond
1232 // We do not know what to answer, so lets keep quiet
1233 modulated_response = resp_sof; modulated_response_size = 0;
1234 trace_data = NULL;
1235 trace_data_size = 0;
1236 if (simulationMode == MODE_EXIT_AFTER_MAC){
1237 // dbprintf:ing ...
1238 Dbprintf("CSN: %02x %02x %02x %02x %02x %02x %02x %02x"
1239 ,csn[0],csn[1],csn[2],csn[3],csn[4],csn[5],csn[6],csn[7]);
1240 Dbprintf("RDR: (len=%02d): %02x %02x %02x %02x %02x %02x %02x %02x %02x",len,
1241 receivedCmd[0], receivedCmd[1], receivedCmd[2],
1242 receivedCmd[3], receivedCmd[4], receivedCmd[5],
1243 receivedCmd[6], receivedCmd[7], receivedCmd[8]);
1244 if (reader_mac_buf != NULL)
1245 {
1246 memcpy(reader_mac_buf,receivedCmd+1,8);
1247 }
1248 exitLoop = true;
9f6e9d15 1249 }
ff7bb4ef 1250 }
b67f7ec3
MHS
1251
1252 } else if(receivedCmd[0] == ICLASS_CMD_HALT && len == 1) {
1e262141 1253 // Reader ends the session
b67f7ec3 1254 modulated_response = resp_sof; modulated_response_size = 0; //order = 0;
55eaed8f
MHS
1255 trace_data = NULL;
1256 trace_data_size = 0;
b67f7ec3
MHS
1257 } else if(simulationMode == MODE_FULLSIM && receivedCmd[0] == ICLASS_CMD_READ_OR_IDENTIFY && len == 4){
1258 //Read block
1259 uint16_t blk = receivedCmd[1];
c8387e85
MHS
1260 //Take the data...
1261 memcpy(data_generic_trace, emulator+(blk << 3),8);
1262 //Add crc
1263 AppendCrc(data_generic_trace, 8);
1264 trace_data = data_generic_trace;
1265 trace_data_size = 10;
1266 CodeIClassTagAnswer(trace_data , trace_data_size);
1267 memcpy(data_response, ToSend, ToSendMax);
1268 modulated_response = data_response;
1269 modulated_response_size = ToSendMax;
1270 }else if(receivedCmd[0] == ICLASS_CMD_UPDATE && simulationMode == MODE_FULLSIM)
1271 {//Probably the reader wants to update the nonce. Let's just ignore that for now.
1272 // OBS! If this is implemented, don't forget to regenerate the cipher_state
1273 //We're expected to respond with the data+crc, exactly what's already in the receivedcmd
1274 //receivedcmd is now UPDATE 1b | ADDRESS 1b| DATA 8b| Signature 4b or CRC 2b|
1275
1276 //Take the data...
1277 memcpy(data_generic_trace, receivedCmd+2,8);
1278 //Add crc
1279 AppendCrc(data_generic_trace, 8);
1280 trace_data = data_generic_trace;
1281 trace_data_size = 10;
b67f7ec3
MHS
1282 CodeIClassTagAnswer(trace_data , trace_data_size);
1283 memcpy(data_response, ToSend, ToSendMax);
1284 modulated_response = data_response;
1285 modulated_response_size = ToSendMax;
1286 }
b19caaef
MHS
1287 else if(receivedCmd[0] == ICLASS_CMD_PAGESEL)
1288 {//Pagesel
1289 //Pagesel enables to select a page in the selected chip memory and return its configuration block
1290 //Chips with a single page will not answer to this command
1291 // It appears we're fine ignoring this.
1292 //Otherwise, we should answer 8bytes (block) + 2bytes CRC
1293 }
b67f7ec3 1294 else {
17cba269 1295 //#db# Unknown command received from reader (len=5): 26 1 0 f6 a 44 44 44 44
1e262141 1296 // Never seen this command before
1297 Dbprintf("Unknown command received from reader (len=%d): %x %x %x %x %x %x %x %x %x",
1298 len,
1299 receivedCmd[0], receivedCmd[1], receivedCmd[2],
1300 receivedCmd[3], receivedCmd[4], receivedCmd[5],
1301 receivedCmd[6], receivedCmd[7], receivedCmd[8]);
1302 // Do not respond
b67f7ec3 1303 modulated_response = resp_sof; modulated_response_size = 0; //order = 0;
55eaed8f
MHS
1304 trace_data = NULL;
1305 trace_data_size = 0;
1e262141 1306 }
1307
81012e67
MHS
1308 if(cmdsRecvd > 100) {
1309 //DbpString("100 commands later...");
9f6e9d15 1310 //break;
1e262141 1311 }
1312 else {
1313 cmdsRecvd++;
1314 }
55eaed8f 1315 /**
6b038d19 1316 A legit tag has about 380us delay between reader EOT and tag SOF.
55eaed8f
MHS
1317 **/
1318 if(modulated_response_size > 0) {
e5cd4ee4 1319 SendIClassAnswer(modulated_response, modulated_response_size, response_delay);
81012e67 1320 t2r_time = GetCountSspClk();
81cd0474 1321 }
f83cc126 1322
81cd0474 1323 if (tracing) {
6a1f2d82 1324 uint8_t parity[MAX_PARITY_SIZE];
1325 GetParity(receivedCmd, len, parity);
1326 LogTrace(receivedCmd,len, (r2t_time-time_0)<< 4, (r2t_time-time_0) << 4, parity, TRUE);
17cba269 1327
55eaed8f
MHS
1328 if (trace_data != NULL) {
1329 GetParity(trace_data, trace_data_size, parity);
1330 LogTrace(trace_data, trace_data_size, (t2r_time-time_0) << 4, (t2r_time-time_0) << 4, parity, FALSE);
17cba269 1331 }
81012e67
MHS
1332 if(!tracing) {
1333 DbpString("Trace full");
1334 //break;
1335 }
1336
81cd0474 1337 }
81cd0474 1338 }
1e262141 1339
9f6e9d15 1340 //Dbprintf("%x", cmdsRecvd);
1e262141 1341 LED_A_OFF();
1342 LED_B_OFF();
7b941c8d
MHS
1343 LED_C_OFF();
1344
f83cc126
MHS
1345 if(buttonPressed)
1346 {
1347 DbpString("Button pressed");
1348 }
f83cc126 1349 return buttonPressed;
1e262141 1350}
1351
1352static int SendIClassAnswer(uint8_t *resp, int respLen, int delay)
1353{
e3dc1e4c 1354 int i = 0, d=0;//, u = 0, d = 0;
1e262141 1355 uint8_t b = 0;
e3dc1e4c 1356
645c960f
MHS
1357 //FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_SIMULATOR|FPGA_HF_SIMULATOR_MODULATE_424K);
1358 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_SIMULATOR|FPGA_HF_SIMULATOR_MODULATE_424K_8BIT);
e3dc1e4c 1359
1e262141 1360 AT91C_BASE_SSC->SSC_THR = 0x00;
1361 FpgaSetupSsc();
e3dc1e4c
MHS
1362 while(!BUTTON_PRESS()) {
1363 if((AT91C_BASE_SSC->SSC_SR & AT91C_SSC_RXRDY)){
1364 b = AT91C_BASE_SSC->SSC_RHR; (void) b;
1e262141 1365 }
e3dc1e4c
MHS
1366 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)){
1367 b = 0x00;
1e262141 1368 if(d < delay) {
1e262141 1369 d++;
1370 }
e3dc1e4c
MHS
1371 else {
1372 if( i < respLen){
1373 b = resp[i];
1374 //Hack
1375 //b = 0xAC;
1376 }
1377 i++;
1e262141 1378 }
1379 AT91C_BASE_SSC->SSC_THR = b;
1e262141 1380 }
e3dc1e4c 1381
645c960f
MHS
1382// if (i > respLen +4) break;
1383 if (i > respLen +1) break;
1e262141 1384 }
1385
1386 return 0;
1387}
1388
1389/// THE READER CODE
1390
1391//-----------------------------------------------------------------------------
1392// Transmit the command (to the tag) that was placed in ToSend[].
1393//-----------------------------------------------------------------------------
1394static void TransmitIClassCommand(const uint8_t *cmd, int len, int *samples, int *wait)
1395{
1396 int c;
1e262141 1397 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_READER_MOD);
1398 AT91C_BASE_SSC->SSC_THR = 0x00;
1399 FpgaSetupSsc();
1400
1401 if (wait)
2ed270a8
MHS
1402 {
1403 if(*wait < 10) *wait = 10;
1404
1405 for(c = 0; c < *wait;) {
1406 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
1407 AT91C_BASE_SSC->SSC_THR = 0x00; // For exact timing!
1408 c++;
1409 }
1410 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
1411 volatile uint32_t r = AT91C_BASE_SSC->SSC_RHR;
1412 (void)r;
1413 }
1414 WDT_HIT();
1415 }
1416
1417 }
1e262141 1418
1e262141 1419
1420 uint8_t sendbyte;
1421 bool firstpart = TRUE;
1422 c = 0;
1423 for(;;) {
1424 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
1425
1426 // DOUBLE THE SAMPLES!
1427 if(firstpart) {
1428 sendbyte = (cmd[c] & 0xf0) | (cmd[c] >> 4);
1429 }
1430 else {
1431 sendbyte = (cmd[c] & 0x0f) | (cmd[c] << 4);
1432 c++;
1433 }
1434 if(sendbyte == 0xff) {
1435 sendbyte = 0xfe;
1436 }
1437 AT91C_BASE_SSC->SSC_THR = sendbyte;
1438 firstpart = !firstpart;
1439
1440 if(c >= len) {
1441 break;
1442 }
1443 }
1444 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
1445 volatile uint32_t r = AT91C_BASE_SSC->SSC_RHR;
1446 (void)r;
1447 }
1448 WDT_HIT();
1449 }
e7707cdb 1450 if (samples && wait) *samples = (c + *wait) << 3;
1e262141 1451}
1452
1453
1454//-----------------------------------------------------------------------------
1455// Prepare iClass reader command to send to FPGA
1456//-----------------------------------------------------------------------------
1457void CodeIClassCommand(const uint8_t * cmd, int len)
1458{
1459 int i, j, k;
1460 uint8_t b;
1461
1462 ToSendReset();
1463
1464 // Start of Communication: 1 out of 4
1465 ToSend[++ToSendMax] = 0xf0;
1466 ToSend[++ToSendMax] = 0x00;
1467 ToSend[++ToSendMax] = 0x0f;
1468 ToSend[++ToSendMax] = 0x00;
1469
1470 // Modulate the bytes
1471 for (i = 0; i < len; i++) {
1472 b = cmd[i];
1473 for(j = 0; j < 4; j++) {
1474 for(k = 0; k < 4; k++) {
e3dc1e4c 1475 if(k == (b & 3)) {
671ff89f 1476 ToSend[++ToSendMax] = 0xf0;
e3dc1e4c
MHS
1477 }
1478 else {
1479 ToSend[++ToSendMax] = 0x00;
1480 }
1e262141 1481 }
1482 b >>= 2;
1483 }
1484 }
1485
1486 // End of Communication
1487 ToSend[++ToSendMax] = 0x00;
1488 ToSend[++ToSendMax] = 0x00;
1489 ToSend[++ToSendMax] = 0xf0;
1490 ToSend[++ToSendMax] = 0x00;
1491
1492 // Convert from last character reference to length
1493 ToSendMax++;
1494}
1495
1496void ReaderTransmitIClass(uint8_t* frame, int len)
1497{
6a1f2d82 1498 int wait = 0;
1499 int samples = 0;
1500
1501 // This is tied to other size changes
6a1f2d82 1502 CodeIClassCommand(frame,len);
1503
1504 // Select the card
1505 TransmitIClassCommand(ToSend, ToSendMax, &samples, &wait);
1506 if(trigger)
1507 LED_A_ON();
1508
1509 // Store reader command in buffer
1510 if (tracing) {
1511 uint8_t par[MAX_PARITY_SIZE];
1512 GetParity(frame, len, par);
1513 LogTrace(frame, len, rsamples, rsamples, par, TRUE);
1514 }
1e262141 1515}
1516
1517//-----------------------------------------------------------------------------
1518// Wait a certain time for tag response
1519// If a response is captured return TRUE
1520// If it takes too long return FALSE
1521//-----------------------------------------------------------------------------
1522static int GetIClassAnswer(uint8_t *receivedResponse, int maxLen, int *samples, int *elapsed) //uint8_t *buffer
1523{
1524 // buffer needs to be 512 bytes
1525 int c;
1526
1527 // Set FPGA mode to "reader listen mode", no modulation (listen
1528 // only, since we are receiving, not transmitting).
1529 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_READER_LISTEN);
1530
1531 // Now get the answer from the card
1532 Demod.output = receivedResponse;
1533 Demod.len = 0;
1534 Demod.state = DEMOD_UNSYNCD;
1535
1536 uint8_t b;
1537 if (elapsed) *elapsed = 0;
1538
1539 bool skip = FALSE;
1540
1541 c = 0;
1542 for(;;) {
1543 WDT_HIT();
1544
1545 if(BUTTON_PRESS()) return FALSE;
1546
1547 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
1548 AT91C_BASE_SSC->SSC_THR = 0x00; // To make use of exact timing of next command from reader!!
1549 if (elapsed) (*elapsed)++;
1550 }
1551 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
1552 if(c < timeout) { c++; } else { return FALSE; }
1553 b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
1554 skip = !skip;
1555 if(skip) continue;
3fe4ff4f 1556
1e262141 1557 if(ManchesterDecoding(b & 0x0f)) {
1558 *samples = c << 3;
1559 return TRUE;
1560 }
1561 }
1562 }
1563}
1564
1565int ReaderReceiveIClass(uint8_t* receivedAnswer)
1566{
1567 int samples = 0;
1568 if (!GetIClassAnswer(receivedAnswer,160,&samples,0)) return FALSE;
7bc95e2e 1569 rsamples += samples;
6a1f2d82 1570 if (tracing) {
1571 uint8_t parity[MAX_PARITY_SIZE];
1572 GetParity(receivedAnswer, Demod.len, parity);
1573 LogTrace(receivedAnswer,Demod.len,rsamples,rsamples,parity,FALSE);
1574 }
1e262141 1575 if(samples == 0) return FALSE;
1576 return Demod.len;
1577}
1578
aa41c605
MHS
1579void setupIclassReader()
1580{
1581 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
1582 // Reset trace buffer
671ff89f 1583 set_tracing(TRUE);
1584 clear_trace();
aa41c605
MHS
1585
1586 // Setup SSC
1587 FpgaSetupSsc();
1588 // Start from off (no field generated)
1589 // Signal field is off with the appropriate LED
1590 LED_D_OFF();
1591 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
1592 SpinDelay(200);
1593
1594 SetAdcMuxFor(GPIO_MUXSEL_HIPKD);
1595
1596 // Now give it time to spin up.
1597 // Signal field is on with the appropriate LED
1598 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_READER_MOD);
1599 SpinDelay(200);
1600 LED_A_ON();
1601
1602}
1603
aa53efc3 1604bool sendCmdGetResponseWithRetries(uint8_t* command, size_t cmdsize, uint8_t* resp, uint8_t expected_size, uint8_t retries)
c8dd9b09
MHS
1605{
1606 while(retries-- > 0)
1607 {
1608 ReaderTransmitIClass(command, cmdsize);
1609 if(expected_size == ReaderReceiveIClass(resp)){
aa53efc3 1610 return true;
c8dd9b09
MHS
1611 }
1612 }
aa53efc3 1613 return false;//Error
c8dd9b09
MHS
1614}
1615
1616/**
1617 * @brief Talks to an iclass tag, sends the commands to get CSN and CC.
1618 * @param card_data where the CSN and CC are stored for return
1619 * @return 0 = fail
1620 * 1 = Got CSN
1621 * 2 = Got CSN and CC
1622 */
aa53efc3 1623uint8_t handshakeIclassTag_ext(uint8_t *card_data, bool use_credit_key)
c8dd9b09
MHS
1624{
1625 static uint8_t act_all[] = { 0x0a };
aa53efc3 1626 //static uint8_t identify[] = { 0x0c };
1627 static uint8_t identify[] = { 0x0c, 0x00, 0x73, 0x33 };
c8dd9b09 1628 static uint8_t select[] = { 0x81, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00 };
aa53efc3 1629 static uint8_t readcheck_cc[]= { 0x88, 0x02 };
1630 if (use_credit_key)
1631 readcheck_cc[0] = 0x18;
1632 else
1633 readcheck_cc[0] = 0x88;
caaf9618 1634
f71f4deb 1635 uint8_t resp[ICLASS_BUFFER_SIZE];
c8dd9b09
MHS
1636
1637 uint8_t read_status = 0;
1638
1639 // Send act_all
1640 ReaderTransmitIClass(act_all, 1);
1641 // Card present?
1642 if(!ReaderReceiveIClass(resp)) return read_status;//Fail
1643 //Send Identify
1644 ReaderTransmitIClass(identify, 1);
1645 //We expect a 10-byte response here, 8 byte anticollision-CSN and 2 byte CRC
1646 uint8_t len = ReaderReceiveIClass(resp);
1647 if(len != 10) return read_status;//Fail
1648
1649 //Copy the Anti-collision CSN to our select-packet
1650 memcpy(&select[1],resp,8);
1651 //Select the card
1652 ReaderTransmitIClass(select, sizeof(select));
1653 //We expect a 10-byte response here, 8 byte CSN and 2 byte CRC
1654 len = ReaderReceiveIClass(resp);
1655 if(len != 10) return read_status;//Fail
1656
1657 //Success - level 1, we got CSN
1658 //Save CSN in response data
1659 memcpy(card_data,resp,8);
1660
1661 //Flag that we got to at least stage 1, read CSN
1662 read_status = 1;
1663
34e2af02 1664 // Card selected, now read e-purse (cc) (only 8 bytes no CRC)
c8dd9b09
MHS
1665 ReaderTransmitIClass(readcheck_cc, sizeof(readcheck_cc));
1666 if(ReaderReceiveIClass(resp) == 8) {
1667 //Save CC (e-purse) in response data
1668 memcpy(card_data+8,resp,8);
caaf9618 1669 read_status++;
c8dd9b09
MHS
1670 }
1671
1672 return read_status;
1673}
671ff89f 1674uint8_t handshakeIclassTag(uint8_t *card_data) {
aa53efc3 1675 return handshakeIclassTag_ext(card_data, false);
1676}
c8dd9b09 1677
caaf9618 1678
1e262141 1679// Reader iClass Anticollission
1680void ReaderIClass(uint8_t arg0) {
1e262141 1681
83602aff
MHS
1682 uint8_t card_data[6 * 8]={0};
1683 memset(card_data, 0xFF, sizeof(card_data));
6ce0e538 1684 uint8_t last_csn[8]={0};
34e2af02 1685 uint8_t resp[ICLASS_BUFFER_SIZE];
1686 memset(resp, 0xFF, sizeof(resp));
caaf9618
MHS
1687 //Read conf block CRC(0x01) => 0xfa 0x22
1688 uint8_t readConf[] = { ICLASS_CMD_READ_OR_IDENTIFY,0x01, 0xfa, 0x22};
34e2af02 1689 //Read App Issuer Area block CRC(0x05) => 0xde 0x64
caaf9618
MHS
1690 uint8_t readAA[] = { ICLASS_CMD_READ_OR_IDENTIFY,0x05, 0xde, 0x64};
1691
6ce0e538 1692 int read_status= 0;
caaf9618 1693 uint8_t result_status = 0;
34e2af02 1694 // flag to read until one tag is found successfully
6ce0e538 1695 bool abort_after_read = arg0 & FLAG_ICLASS_READER_ONLY_ONCE;
34e2af02 1696 // flag to only try 5 times to find one tag then return
6ce0e538 1697 bool try_once = arg0 & FLAG_ICLASS_READER_ONE_TRY;
34e2af02 1698 // if neither abort_after_read nor try_once then continue reading until button pressed.
1699
1700 bool use_credit_key = arg0 & FLAG_ICLASS_READER_CEDITKEY;
1701 // test flags for what blocks to be sure to read
1702 uint8_t flagReadConfig = arg0 & FLAG_ICLASS_READER_CONF;
1703 uint8_t flagReadCC = arg0 & FLAG_ICLASS_READER_CC;
1704 uint8_t flagReadAA = arg0 & FLAG_ICLASS_READER_AA;
1705
1706 set_tracing(true);
6ce0e538 1707 setupIclassReader();
1e262141 1708
6ce0e538 1709 uint16_t tryCnt=0;
caaf9618 1710 while(!BUTTON_PRESS())
6ce0e538 1711 {
1712 if (try_once && tryCnt > 5) break;
1713 tryCnt++;
3000dc4e 1714 if(!tracing) {
c8dd9b09
MHS
1715 DbpString("Trace full");
1716 break;
1717 }
1718 WDT_HIT();
4ab4336a 1719
aa53efc3 1720 read_status = handshakeIclassTag_ext(card_data, use_credit_key);
2e9d4b3f 1721
c8dd9b09 1722 if(read_status == 0) continue;
caaf9618
MHS
1723 if(read_status == 1) result_status = FLAG_ICLASS_READER_CSN;
1724 if(read_status == 2) result_status = FLAG_ICLASS_READER_CSN|FLAG_ICLASS_READER_CC;
1725
1726 // handshakeIclass returns CSN|CC, but the actual block
1727 // layout is CSN|CONFIG|CC, so here we reorder the data,
1728 // moving CC forward 8 bytes
1729 memcpy(card_data+16,card_data+8, 8);
1730 //Read block 1, config
34e2af02 1731 if(flagReadConfig) {
1732 if(sendCmdGetResponseWithRetries(readConf, sizeof(readConf), resp, 10, 10))
caaf9618
MHS
1733 {
1734 result_status |= FLAG_ICLASS_READER_CONF;
34e2af02 1735 memcpy(card_data+8, resp, 8);
aa53efc3 1736 } else {
1737 Dbprintf("Failed to dump config block");
caaf9618
MHS
1738 }
1739 }
c8dd9b09 1740
caaf9618 1741 //Read block 5, AA
34e2af02 1742 if(flagReadAA) {
1743 if(sendCmdGetResponseWithRetries(readAA, sizeof(readAA), resp, 10, 10))
caaf9618 1744 {
caaf9618 1745 result_status |= FLAG_ICLASS_READER_AA;
34e2af02 1746 memcpy(card_data+(8*5), resp, 8);
aa53efc3 1747 } else {
1748 //Dbprintf("Failed to dump AA block");
caaf9618
MHS
1749 }
1750 }
1751
1752 // 0 : CSN
b67f7ec3 1753 // 1 : Configuration
caaf9618
MHS
1754 // 2 : e-purse
1755 // (3,4 write-only, kc and kd)
b67f7ec3
MHS
1756 // 5 Application issuer area
1757 //
34e2af02 1758 //Then we can 'ship' back the 8 * 6 bytes of data,
b67f7ec3
MHS
1759 // with 0xFF:s in block 3 and 4.
1760
c8dd9b09
MHS
1761 LED_B_ON();
1762 //Send back to client, but don't bother if we already sent this
1763 if(memcmp(last_csn, card_data, 8) != 0)
1764 {
34e2af02 1765 // If caller requires that we get Conf, CC, AA, continue until we got it
1766 if( (result_status ^ FLAG_ICLASS_READER_CSN ^ flagReadConfig ^ flagReadCC ^ flagReadAA) == 0) {
caaf9618 1767 cmd_send(CMD_ACK,result_status,0,0,card_data,sizeof(card_data));
c8dd9b09
MHS
1768 if(abort_after_read) {
1769 LED_A_OFF();
1770 return;
1771 }
1772 //Save that we already sent this....
1773 memcpy(last_csn, card_data, 8);
1774 }
caaf9618 1775
c8dd9b09
MHS
1776 }
1777 LED_B_OFF();
6ce0e538 1778 }
3ac22ee1 1779 cmd_send(CMD_ACK,0,0,0,card_data, 0);
1780 LED_A_OFF();
cee5a30d 1781}
1782
c3963755 1783void ReaderIClass_Replay(uint8_t arg0, uint8_t *MAC) {
c8dd9b09 1784
cb29e00a 1785 uint8_t card_data[USB_CMD_DATA_SIZE]={0};
39d3ce5d
MHS
1786 uint16_t block_crc_LUT[255] = {0};
1787
1788 {//Generate a lookup table for block crc
1789 for(int block = 0; block < 255; block++){
1790 char bl = block;
1791 block_crc_LUT[block] = iclass_crc16(&bl ,1);
1792 }
1793 }
1794 //Dbprintf("Lookup table: %02x %02x %02x" ,block_crc_LUT[0],block_crc_LUT[1],block_crc_LUT[2]);
c8dd9b09 1795
c3963755 1796 uint8_t check[] = { 0x05, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00 };
1797 uint8_t read[] = { 0x0c, 0x00, 0x00, 0x00 };
1798
fecd8202 1799 uint16_t crc = 0;
c3963755 1800 uint8_t cardsize=0;
c3963755 1801 uint8_t mem=0;
1802
1803 static struct memory_t{
1804 int k16;
1805 int book;
1806 int k2;
1807 int lockauth;
1808 int keyaccess;
1809 } memory;
1810
f71f4deb 1811 uint8_t resp[ICLASS_BUFFER_SIZE];
6a1f2d82 1812
9b82de75 1813 setupIclassReader();
3000dc4e 1814 set_tracing(TRUE);
c3963755 1815
c8dd9b09 1816 while(!BUTTON_PRESS()) {
c3963755 1817
39d3ce5d
MHS
1818 WDT_HIT();
1819
3000dc4e 1820 if(!tracing) {
c3963755 1821 DbpString("Trace full");
1822 break;
1823 }
1824
c8dd9b09
MHS
1825 uint8_t read_status = handshakeIclassTag(card_data);
1826 if(read_status < 2) continue;
1827
1828 //for now replay captured auth (as cc not updated)
1829 memcpy(check+5,MAC,4);
1830
aa53efc3 1831 if(!sendCmdGetResponseWithRetries(check, sizeof(check),resp, 4, 5))
c8dd9b09
MHS
1832 {
1833 Dbprintf("Error: Authentication Fail!");
1834 continue;
1835 }
1836
39d3ce5d
MHS
1837 //first get configuration block (block 1)
1838 crc = block_crc_LUT[1];
c8dd9b09 1839 read[1]=1;
c8dd9b09
MHS
1840 read[2] = crc >> 8;
1841 read[3] = crc & 0xff;
1842
aa53efc3 1843 if(!sendCmdGetResponseWithRetries(read, sizeof(read),resp, 10, 10))
c8dd9b09 1844 {
39d3ce5d 1845 Dbprintf("Dump config (block 1) failed");
c8dd9b09
MHS
1846 continue;
1847 }
1848
1849 mem=resp[5];
1850 memory.k16= (mem & 0x80);
1851 memory.book= (mem & 0x20);
1852 memory.k2= (mem & 0x8);
1853 memory.lockauth= (mem & 0x2);
1854 memory.keyaccess= (mem & 0x1);
1855
1856 cardsize = memory.k16 ? 255 : 32;
1857 WDT_HIT();
cb29e00a
MHS
1858 //Set card_data to all zeroes, we'll fill it with data
1859 memset(card_data,0x0,USB_CMD_DATA_SIZE);
1860 uint8_t failedRead =0;
428d6221 1861 uint32_t stored_data_length =0;
c8dd9b09 1862 //then loop around remaining blocks
39d3ce5d 1863 for(int block=0; block < cardsize; block++){
c8dd9b09
MHS
1864
1865 read[1]= block;
39d3ce5d 1866 crc = block_crc_LUT[block];
c8dd9b09
MHS
1867 read[2] = crc >> 8;
1868 read[3] = crc & 0xff;
1869
aa53efc3 1870 if(sendCmdGetResponseWithRetries(read, sizeof(read), resp, 10, 10))
c8dd9b09
MHS
1871 {
1872 Dbprintf(" %02x: %02x %02x %02x %02x %02x %02x %02x %02x",
1873 block, resp[0], resp[1], resp[2],
1874 resp[3], resp[4], resp[5],
1875 resp[6], resp[7]);
1876
cb29e00a
MHS
1877 //Fill up the buffer
1878 memcpy(card_data+stored_data_length,resp,8);
1879 stored_data_length += 8;
cb29e00a
MHS
1880 if(stored_data_length +8 > USB_CMD_DATA_SIZE)
1881 {//Time to send this off and start afresh
1882 cmd_send(CMD_ACK,
1883 stored_data_length,//data length
1884 failedRead,//Failed blocks?
1885 0,//Not used ATM
1886 card_data, stored_data_length);
1887 //reset
1888 stored_data_length = 0;
1889 failedRead = 0;
1890 }
1891
c8dd9b09 1892 }else{
cb29e00a
MHS
1893 failedRead = 1;
1894 stored_data_length +=8;//Otherwise, data becomes misaligned
c8dd9b09 1895 Dbprintf("Failed to dump block %d", block);
c3963755 1896 }
1897 }
428d6221 1898
cb29e00a
MHS
1899 //Send off any remaining data
1900 if(stored_data_length > 0)
1901 {
1902 cmd_send(CMD_ACK,
1903 stored_data_length,//data length
1904 failedRead,//Failed blocks?
1905 0,//Not used ATM
1906 card_data, stored_data_length);
1907 }
c8dd9b09
MHS
1908 //If we got here, let's break
1909 break;
c3963755 1910 }
cb29e00a
MHS
1911 //Signal end of transmission
1912 cmd_send(CMD_ACK,
1913 0,//data length
1914 0,//Failed blocks?
1915 0,//Not used ATM
1916 card_data, 0);
1917
c3963755 1918 LED_A_OFF();
1919}
1920
3ac22ee1 1921void iClass_ReadCheck(uint8_t blockNo, uint8_t keyType) {
1922 uint8_t readcheck[] = { keyType, blockNo };
1923 uint8_t resp[] = {0,0,0,0,0,0,0,0};
1924 size_t isOK = 0;
1925 isOK = sendCmdGetResponseWithRetries(readcheck, sizeof(readcheck), resp, sizeof(resp), 6);
1926 cmd_send(CMD_ACK,isOK,0,0,0,0);
1927}
1928
aa53efc3 1929void iClass_Authentication(uint8_t *MAC) {
3ac22ee1 1930 uint8_t check[] = { ICLASS_CMD_CHECK, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00 };
aa53efc3 1931 uint8_t resp[ICLASS_BUFFER_SIZE];
1932 memcpy(check+5,MAC,4);
1933 bool isOK;
3ac22ee1 1934 isOK = sendCmdGetResponseWithRetries(check, sizeof(check), resp, 4, 6);
aa53efc3 1935 cmd_send(CMD_ACK,isOK,0,0,0,0);
aa53efc3 1936}
3ac22ee1 1937bool iClass_ReadBlock(uint8_t blockNo, uint8_t *readdata) {
1938 uint8_t readcmd[] = {ICLASS_CMD_READ_OR_IDENTIFY, blockNo, 0x00, 0x00}; //0x88, 0x00 // can i use 0C?
1939 char bl = blockNo;
1940 uint16_t rdCrc = iclass_crc16(&bl, 1);
1941 readcmd[2] = rdCrc >> 8;
1942 readcmd[3] = rdCrc & 0xff;
1943 uint8_t resp[] = {0,0,0,0,0,0,0,0,0,0};
1944 bool isOK = false;
912a3e94 1945
3ac22ee1 1946 //readcmd[1] = blockNo;
1947 isOK = sendCmdGetResponseWithRetries(readcmd, sizeof(readcmd), resp, 10, 10);
1948 memcpy(readdata, resp, sizeof(resp));
fecd8202 1949
aa53efc3 1950 return isOK;
1951}
fecd8202 1952
3ac22ee1 1953void iClass_ReadBlk(uint8_t blockno) {
1954 uint8_t readblockdata[] = {0,0,0,0,0,0,0,0,0,0};
aa53efc3 1955 bool isOK = false;
3ac22ee1 1956 isOK = iClass_ReadBlock(blockno, readblockdata);
1957 cmd_send(CMD_ACK, isOK, 0, 0, readblockdata, 8);
aa53efc3 1958}
fecd8202 1959
3ac22ee1 1960void iClass_Dump(uint8_t blockno, uint8_t numblks) {
1961 uint8_t readblockdata[] = {0,0,0,0,0,0,0,0,0,0};
aa53efc3 1962 bool isOK = false;
1963 uint8_t blkCnt = 0;
fecd8202 1964
aa53efc3 1965 BigBuf_free();
1966 uint8_t *dataout = BigBuf_malloc(255*8);
aa53efc3 1967 if (dataout == NULL){
1968 Dbprintf("out of memory");
1969 OnError(1);
1970 return;
1971 }
3ac22ee1 1972 memset(dataout,0xFF,255*8);
fecd8202 1973
aa53efc3 1974 for (;blkCnt < numblks; blkCnt++) {
3ac22ee1 1975 isOK = iClass_ReadBlock(blockno+blkCnt, readblockdata);
1976 if (!isOK || (readblockdata[0] == 0xBB || readblockdata[7] == 0xBB || readblockdata[2] == 0xBB)) { //try again
1977 isOK = iClass_ReadBlock(blockno+blkCnt, readblockdata);
aa53efc3 1978 if (!isOK) {
1979 Dbprintf("Block %02X failed to read", blkCnt+blockno);
1980 break;
1981 }
fecd8202 1982 }
aa53efc3 1983 memcpy(dataout+(blkCnt*8),readblockdata,8);
aa53efc3 1984 }
1985 //return pointer to dump memory in arg3
1986 cmd_send(CMD_ACK,isOK,blkCnt,BigBuf_max_traceLen(),0,0);
1987 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
1988 LEDsoff();
1989 BigBuf_free();
1990}
1991
3ac22ee1 1992bool iClass_WriteBlock_ext(uint8_t blockNo, uint8_t *data) {
671ff89f 1993 uint8_t write[] = { ICLASS_CMD_UPDATE, blockNo, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00 };
3ac22ee1 1994 //uint8_t readblockdata[10];
1995 //write[1] = blockNo;
aa53efc3 1996 memcpy(write+2, data, 12); // data + mac
671ff89f 1997 char *wrCmd = (char *)(write+1);
1998 uint16_t wrCrc = iclass_crc16(wrCmd, 13);
1999 write[14] = wrCrc >> 8;
2000 write[15] = wrCrc & 0xff;
3ac22ee1 2001 uint8_t resp[] = {0,0,0,0,0,0,0,0,0,0};
671ff89f 2002 bool isOK = false;
2003
3ac22ee1 2004 isOK = sendCmdGetResponseWithRetries(write,sizeof(write),resp,sizeof(resp),10);
671ff89f 2005 if (isOK) { //if reader responded correctly
3ac22ee1 2006 //Dbprintf("WriteResp: %02X%02X%02X%02X%02X%02X%02X%02X%02X%02X",resp[0],resp[1],resp[2],resp[3],resp[4],resp[5],resp[6],resp[7],resp[8],resp[9]);
671ff89f 2007 if (memcmp(write+2,resp,8)) { //if response is not equal to write values
2008 if (blockNo != 3 && blockNo != 4) { //if not programming key areas (note key blocks don't get programmed with actual key data it is xor data)
2009 //error try again
2010 isOK = sendCmdGetResponseWithRetries(write,sizeof(write),resp,sizeof(resp),10);
2011 }
2012
fecd8202 2013 }
fecd8202 2014 }
aa53efc3 2015 return isOK;
2016}
2017
3ac22ee1 2018void iClass_WriteBlock(uint8_t blockNo, uint8_t *data) {
2019 bool isOK = iClass_WriteBlock_ext(blockNo, data);
aa53efc3 2020 if (isOK){
2021 Dbprintf("Write block [%02x] successful",blockNo);
2022 } else {
2023 Dbprintf("Write block [%02x] failed",blockNo);
2024 }
2025 cmd_send(CMD_ACK,isOK,0,0,0,0);
2026}
2027
3ac22ee1 2028void iClass_Clone(uint8_t startblock, uint8_t endblock, uint8_t *data) {
aa53efc3 2029 int i;
2030 int written = 0;
2031 int total_block = (endblock - startblock) + 1;
2032 for (i = 0; i < total_block;i++){
2033 // block number
3ac22ee1 2034 if (iClass_WriteBlock_ext(i+startblock, data+(i*12))){
aa53efc3 2035 Dbprintf("Write block [%02x] successful",i + startblock);
2036 written++;
2037 } else {
3ac22ee1 2038 if (iClass_WriteBlock_ext(i+startblock, data+(i*12))){
aa53efc3 2039 Dbprintf("Write block [%02x] successful",i + startblock);
2040 written++;
2041 } else {
2042 Dbprintf("Write block [%02x] failed",i + startblock);
2043 }
2044 }
2045 }
2046 if (written == total_block)
2047 Dbprintf("Clone complete");
2048 else
2049 Dbprintf("Clone incomplete");
2050
2051 cmd_send(CMD_ACK,1,0,0,0,0);
2052 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
2053 LEDsoff();
2054}
Impressum, Datenschutz