]> git.zerfleddert.de Git - proxmark3-svn/blame - armsrc/legicrf.c
CHG: "hf legic write" with these I managed to get one byte written. Its a start.
[proxmark3-svn] / armsrc / legicrf.c
CommitLineData
bd20f8f4 1//-----------------------------------------------------------------------------
2// (c) 2009 Henryk Plötz <henryk@ploetzli.ch>
9015ae0f 3// 2016 Iceman
bd20f8f4 4//
5// This code is licensed to you under the terms of the GNU GPL, version 2 or,
6// at your option, any later version. See the LICENSE.txt file for the text of
7// the license.
8//-----------------------------------------------------------------------------
9// LEGIC RF simulation code
10//-----------------------------------------------------------------------------
f7e3ed82 11#include "legicrf.h"
8e220a91 12
a7247d85 13static struct legic_frame {
a3994421 14 uint8_t bits;
a2b1414f 15 uint32_t data;
a7247d85 16} current_frame;
8e220a91 17
3612a8a8 18static enum {
19 STATE_DISCON,
20 STATE_IV,
21 STATE_CON,
22} legic_state;
23
24static crc_t legic_crc;
25static int legic_read_count;
26static uint32_t legic_prng_bc;
27static uint32_t legic_prng_iv;
28
29static int legic_phase_drift;
30static int legic_frame_drift;
31static int legic_reqresp_drift;
8e220a91 32
add16a62 33AT91PS_TC timer;
3612a8a8 34AT91PS_TC prng_timer;
add16a62 35
ad5bc8cc 36/*
c71c5ee1 37static void setup_timer(void) {
ad5bc8cc 38 // Set up Timer 1 to use for measuring time between pulses. Since we're bit-banging
39 // this it won't be terribly accurate but should be good enough.
40 //
add16a62 41 AT91C_BASE_PMC->PMC_PCER = (1 << AT91C_ID_TC1);
42 timer = AT91C_BASE_TC1;
43 timer->TC_CCR = AT91C_TC_CLKDIS;
0aa4cfc2 44 timer->TC_CMR = AT91C_TC_CLKS_TIMER_DIV3_CLOCK;
add16a62 45 timer->TC_CCR = AT91C_TC_CLKEN | AT91C_TC_SWTRG;
46
ad5bc8cc 47 //
48 // Set up Timer 2 to use for measuring time between frames in
49 // tag simulation mode. Runs 4x faster as Timer 1
50 //
3612a8a8 51 AT91C_BASE_PMC->PMC_PCER = (1 << AT91C_ID_TC2);
52 prng_timer = AT91C_BASE_TC2;
53 prng_timer->TC_CCR = AT91C_TC_CLKDIS;
54 prng_timer->TC_CMR = AT91C_TC_CLKS_TIMER_DIV2_CLOCK;
55 prng_timer->TC_CCR = AT91C_TC_CLKEN | AT91C_TC_SWTRG;
56}
111c6934 57
58 AT91C_BASE_PMC->PMC_PCER |= (0x1 << 12) | (0x1 << 13) | (0x1 << 14);
59 AT91C_BASE_TCB->TCB_BMR = AT91C_TCB_TC0XC0S_NONE | AT91C_TCB_TC1XC1S_TIOA0 | AT91C_TCB_TC2XC2S_NONE;
60
61 // fast clock
62 AT91C_BASE_TC0->TC_CCR = AT91C_TC_CLKDIS; // timer disable
63 AT91C_BASE_TC0->TC_CMR = AT91C_TC_CLKS_TIMER_DIV3_CLOCK | // MCK(48MHz)/32 -- tick=1.5mks
64 AT91C_TC_WAVE | AT91C_TC_WAVESEL_UP_AUTO | AT91C_TC_ACPA_CLEAR |
65 AT91C_TC_ACPC_SET | AT91C_TC_ASWTRG_SET;
66 AT91C_BASE_TC0->TC_RA = 1;
67 AT91C_BASE_TC0->TC_RC = 0xBFFF + 1; // 0xC000
68
ad5bc8cc 69*/
70
71// At TIMER_CLOCK3 (MCK/32)
22f4dca8 72// testing calculating in (us) microseconds.
111c6934 73#define RWD_TIME_1 120 // READER_TIME_PAUSE 20us off, 80us on = 100us 80 * 1.5 == 120ticks
74#define RWD_TIME_0 60 // READER_TIME_PAUSE 20us off, 40us on = 60us 40 * 1.5 == 60ticks
76471e5d 75#define RWD_TIME_PAUSE 30 // 20us == 20 * 1.5 == 30ticks */
7a8db2f6 76#define TAG_BIT_PERIOD 142 // 100us == 100 * 1.5 == 150ticks
111c6934 77#define TAG_FRAME_WAIT 495 // 330us from READER frame end to TAG frame start. 330 * 1.5 == 495
ad5bc8cc 78
76471e5d 79#define RWD_TIME_FUZZ 20 // rather generous 13us, since the peak detector + hysteresis fuzz quite a bit
add16a62 80
3612a8a8 81#define SIM_DIVISOR 586 /* prng_time/SIM_DIVISOR count prng needs to be forwared */
82#define SIM_SHIFT 900 /* prng_time+SIM_SHIFT shift of delayed start */
83
3612a8a8 84#define OFFSET_LOG 1024
add16a62 85
86#define FUZZ_EQUAL(value, target, fuzz) ((value) > ((target)-(fuzz)) && (value) < ((target)+(fuzz)))
aac23b24 87
ad5bc8cc 88#ifndef SHORT_COIL
9015ae0f 89# define SHORT_COIL LOW(GPIO_SSC_DOUT);
ad5bc8cc 90#endif
91#ifndef OPEN_COIL
b4a6775b 92# define OPEN_COIL HIGH(GPIO_SSC_DOUT);
ad5bc8cc 93#endif
e4a8d1e2 94#ifndef LINE_IN
b8168868 95# define LINE_IN AT91C_BASE_PIOA->PIO_PER = GPIO_SSC_DIN;
e4a8d1e2 96#endif
111c6934 97// Pause pulse, off in 20us / 30ticks,
98// ONE / ZERO bit pulse,
99// one == 80us / 120ticks
100// zero == 40us / 60ticks
101#ifndef COIL_PULSE
25d52dd2 102# define COIL_PULSE(x) \
103 do { \
76471e5d 104 SHORT_COIL; \
25d52dd2 105 WaitTicks( (RWD_TIME_PAUSE) ); \
76471e5d 106 OPEN_COIL; \
22f4dca8 107 WaitTicks((x)); \
9015ae0f 108 } while (0);
111c6934 109#endif
c71c5ee1 110
111// ToDo: define a meaningful maximum size for auth_table. The bigger this is, the lower will be the available memory for traces.
112// Historically it used to be FREE_BUFFER_SIZE, which was 2744.
113#define LEGIC_CARD_MEMSIZE 1024
114static uint8_t* cardmem;
115
faabfafe 116static void frame_append_bit(struct legic_frame * const f, uint8_t bit) {
b4a6775b 117 // Overflow, won't happen
118 if (f->bits >= 31) return;
119
120 f->data |= (bit << f->bits);
121 f->bits++;
122}
123
124static void frame_clean(struct legic_frame * const f) {
125 f->data = 0;
126 f->bits = 0;
127}
128
ad5bc8cc 129// Prng works when waiting in 99.1us cycles.
130// and while sending/receiving in bit frames (100, 60)
b4a6775b 131/*static void CalibratePrng( uint32_t time){
ad5bc8cc 132 // Calculate Cycles based on timer 100us
87342aad 133 uint32_t i = (time - sendFrameStop) / 100 ;
ad5bc8cc 134
135 // substract cycles of finished frames
136 int k = i - legic_prng_count()+1;
137
138 // substract current frame length, rewind to beginning
139 if ( k > 0 )
140 legic_prng_forward(k);
141}
b4a6775b 142*/
ad5bc8cc 143
3612a8a8 144/* Generate Keystream */
22f4dca8 145uint32_t get_key_stream(int skip, int count) {
633d0686 146
c71c5ee1 147 int i;
edaf10af 148
c71c5ee1 149 // Use int to enlarge timer tc to 32bit
edaf10af 150 legic_prng_bc += prng_timer->TC_CV;
c71c5ee1 151
152 // reset the prng timer.
edaf10af 153
154 /* If skip == -1, forward prng time based */
155 if(skip == -1) {
c71c5ee1 156 i = (legic_prng_bc + SIM_SHIFT)/SIM_DIVISOR; /* Calculate Cycles based on timer */
edaf10af 157 i -= legic_prng_count(); /* substract cycles of finished frames */
c71c5ee1 158 i -= count; /* substract current frame length, rewind to beginning */
edaf10af 159 legic_prng_forward(i);
160 } else {
161 legic_prng_forward(skip);
162 }
163
edaf10af 164 i = (count == 6) ? -1 : legic_read_count;
165
edaf10af 166 /* Generate KeyStream */
633d0686 167 return legic_prng_get_bits(count);
3612a8a8 168}
169
170/* Send a frame in tag mode, the FPGA must have been set up by
171 * LegicRfSimulate
172 */
633d0686 173void frame_send_tag(uint16_t response, uint8_t bits) {
174
175 uint16_t mask = 1;
176
ad5bc8cc 177 /* Bitbang the response */
633d0686 178 SHORT_COIL;
ad5bc8cc 179 AT91C_BASE_PIOA->PIO_OER = GPIO_SSC_DOUT;
180 AT91C_BASE_PIOA->PIO_PER = GPIO_SSC_DOUT;
3612a8a8 181
633d0686 182 /* TAG_FRAME_WAIT -> shift by 2 */
183 legic_prng_forward(2);
184 response ^= legic_prng_get_bits(bits);
c71c5ee1 185
ad5bc8cc 186 /* Wait for the frame start */
633d0686 187 WaitTicks( TAG_FRAME_WAIT );
8e220a91 188
633d0686 189 for (; mask < BITMASK(bits); mask <<= 1) {
00271f77 190 if (response & mask)
b1cd7d5c 191 OPEN_COIL
edaf10af 192 else
b1cd7d5c 193 SHORT_COIL
633d0686 194 WaitTicks(TAG_BIT_PERIOD);
ad5bc8cc 195 }
633d0686 196 SHORT_COIL;
ad5bc8cc 197}
c71c5ee1 198
ad5bc8cc 199/* Send a frame in reader mode, the FPGA must have been set up by
200 * LegicRfReader
201 */
22f4dca8 202void frame_sendAsReader(uint32_t data, uint8_t bits){
c71c5ee1 203
b8168868 204 uint32_t starttime = GET_TICKS, send = 0, mask = 1;
111c6934 205
206 // xor lsfr onto data.
207 send = data ^ legic_prng_get_bits(bits);
ad5bc8cc 208
209 for (; mask < BITMASK(bits); mask <<= 1) {
fabef615 210 if (send & mask)
9015ae0f 211 COIL_PULSE(RWD_TIME_1)
fabef615 212 else
9015ae0f 213 COIL_PULSE(RWD_TIME_0)
dcc10e5e 214 }
e30c654b 215
76471e5d 216 // Final pause to mark the end of the frame
76471e5d 217 COIL_PULSE(0);
b4a6775b 218
fabef615 219 // log
e4d57949 220 uint8_t cmdbytes[] = {bits, BYTEx(data,0), BYTEx(data,1), BYTEx(data,2) , BYTEx(send,0), BYTEx(send,1)};
fabef615 221 LogTrace(cmdbytes, sizeof(cmdbytes), starttime, GET_TICKS, NULL, TRUE);
dcc10e5e 222}
223
224/* Receive a frame from the card in reader emulation mode, the FPGA and
ad5bc8cc 225 * timer must have been set up by LegicRfReader and frame_sendAsReader.
e30c654b 226 *
dcc10e5e 227 * The LEGIC RF protocol from card to reader does not include explicit
228 * frame start/stop information or length information. The reader must
229 * know beforehand how many bits it wants to receive. (Notably: a card
230 * sending a stream of 0-bits is indistinguishable from no card present.)
e30c654b 231 *
dcc10e5e 232 * Receive methodology: There is a fancy correlator in hi_read_rx_xcorr, but
233 * I'm not smart enough to use it. Instead I have patched hi_read_tx to output
234 * the ADC signal with hysteresis on SSP_DIN. Bit-bang that signal and look
235 * for edges. Count the edges in each bit interval. If they are approximately
236 * 0 this was a 0-bit, if they are approximately equal to the number of edges
237 * expected for a 212kHz subcarrier, this was a 1-bit. For timing we use the
ad5bc8cc 238 * timer that's still running from frame_sendAsReader in order to get a synchronization
dcc10e5e 239 * with the frame that we just sent.
e30c654b 240 *
241 * FIXME: Because we're relying on the hysteresis to just do the right thing
dcc10e5e 242 * the range is severely reduced (and you'll probably also need a good antenna).
e30c654b 243 * So this should be fixed some time in the future for a proper receiver.
dcc10e5e 244 */
111c6934 245static void frame_receiveAsReader(struct legic_frame * const f, uint8_t bits) {
ad5bc8cc 246
22f4dca8 247 if ( bits > 32 ) return;
3612a8a8 248
22f4dca8 249 uint8_t i = bits, edges = 0;
d7e24e7c 250 uint32_t the_bit = 1, next_bit_at = 0, data = 0;
fabef615 251 uint32_t old_level = 0;
252 volatile uint32_t level = 0;
25d52dd2 253
fabef615 254 frame_clean(f);
e4a8d1e2 255
faabfafe 256 // calibrate the prng.
b4a6775b 257 legic_prng_forward(2);
c649c433 258 data = legic_prng_get_bits(bits);
b4a6775b 259
b4a6775b 260 //FIXED time between sending frame and now listening frame. 330us
111c6934 261 uint32_t starttime = GET_TICKS;
0b0b182f 262 // its about 9+9 ticks delay from end-send to here.
0b0b182f 263 WaitTicks( 477 );
faabfafe 264
c649c433 265 next_bit_at = GET_TICKS + TAG_BIT_PERIOD;
25d52dd2 266
22f4dca8 267 while ( i-- ){
dcc10e5e 268 edges = 0;
111c6934 269 while ( GET_TICKS < next_bit_at) {
ad5bc8cc 270
b4a6775b 271 level = (AT91C_BASE_PIOA->PIO_PDSR & GPIO_SSC_DIN);
ad5bc8cc 272
273 if (level != old_level)
b4a6775b 274 ++edges;
275
dcc10e5e 276 old_level = level;
25d52dd2 277 }
278
ad5bc8cc 279 next_bit_at += TAG_BIT_PERIOD;
3612a8a8 280
fabef615 281 // We expect 42 edges (ONE)
faabfafe 282 if ( edges > 20 )
8e220a91 283 data ^= the_bit;
87342aad 284
285 the_bit <<= 1;
dcc10e5e 286 }
e30c654b 287
b4a6775b 288 // output
dcc10e5e 289 f->data = data;
290 f->bits = bits;
db44e049 291
fabef615 292 // log
cb7902cd 293 uint8_t cmdbytes[] = {bits, BYTEx(data, 0), BYTEx(data, 1)};
faabfafe 294 LogTrace(cmdbytes, sizeof(cmdbytes), starttime, GET_TICKS, NULL, FALSE);
a7247d85 295}
296
c71c5ee1 297// Setup pm3 as a Legic Reader
87342aad 298static uint32_t setup_phase_reader(uint8_t iv) {
22f4dca8 299
f7b42573 300 // Switch on carrier and let the tag charge for 1ms
ad5bc8cc 301 HIGH(GPIO_SSC_DOUT);
77a689db 302 WaitUS(5000);
ad5bc8cc 303
22f4dca8 304 ResetTicks();
ad5bc8cc 305
f7b42573 306 // no keystream yet
c71c5ee1 307 legic_prng_init(0);
f7b42573 308
ad5bc8cc 309 // send IV handshake
310 frame_sendAsReader(iv, 7);
311
312 // Now both tag and reader has same IV. Prng can start.
3612a8a8 313 legic_prng_init(iv);
e30c654b 314
111c6934 315 frame_receiveAsReader(&current_frame, 6);
f7b42573 316
d7e24e7c 317 // 292us (438t) - fixed delay before sending ack.
318 // minus log and stuff 100tick?
319 WaitTicks(338);
320 legic_prng_forward(3);
ad5bc8cc 321
f7b42573 322 // Send obsfuscated acknowledgment frame.
ad5bc8cc 323 // 0x19 = 0x18 MIM22, 0x01 LSB READCMD
324 // 0x39 = 0x38 MIM256, MIM1024 0x01 LSB READCMD
325 switch ( current_frame.data ) {
87342aad 326 case 0x0D: frame_sendAsReader(0x19, 6); break;
327 case 0x1D:
328 case 0x3D: frame_sendAsReader(0x39, 6); break;
329 default: break;
f7b42573 330 }
d7e24e7c 331
332 legic_prng_forward(2);
8e220a91 333 return current_frame.data;
2561caa2 334}
335
22f4dca8 336static void LegicCommonInit(void) {
337
7cc204bf 338 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
b4a6775b 339 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_READER_TX);
dcc10e5e 340 SetAdcMuxFor(GPIO_MUXSEL_HIPKD);
e30c654b 341
dcc10e5e 342 /* Bitbang the transmitter */
b8168868 343 SHORT_COIL;
dcc10e5e 344 AT91C_BASE_PIOA->PIO_OER = GPIO_SSC_DOUT;
345 AT91C_BASE_PIOA->PIO_PER = GPIO_SSC_DOUT;
b8168868 346 AT91C_BASE_PIOA->PIO_ODR = GPIO_SSC_DIN;
347
c71c5ee1 348 // reserve a cardmem, meaning we can use the tracelog function in bigbuff easier.
0b0b182f 349 cardmem = BigBuf_get_EM_addr();
c71c5ee1 350 memset(cardmem, 0x00, LEGIC_CARD_MEMSIZE);
351
352 clear_trace();
353 set_tracing(TRUE);
8e220a91 354 crc_init(&legic_crc, 4, 0x19 >> 1, 0x5, 0);
ad5bc8cc 355
22f4dca8 356 StartTicks();
8e220a91 357}
358
111c6934 359// Switch off carrier, make sure tag is reset
c71c5ee1 360static void switch_off_tag_rwd(void) {
b8168868 361 SHORT_COIL;
3e750be3 362 WaitUS(20);
8e220a91 363 WDT_HIT();
364}
c71c5ee1 365
f7b42573 366// calculate crc4 for a legic READ command
fabef615 367static uint32_t legic4Crc(uint8_t cmd, uint16_t byte_index, uint8_t value, uint8_t cmd_sz) {
ad5bc8cc 368 crc_clear(&legic_crc);
fabef615 369 uint32_t temp = (value << cmd_sz) | (byte_index << 1) | cmd;
cb7902cd 370 crc_update(&legic_crc, temp, cmd_sz + 8 );
8e220a91 371 return crc_finish(&legic_crc);
372}
373
fabef615 374int legic_read_byte( uint16_t index, uint8_t cmd_sz) {
8e220a91 375
fabef615 376 uint8_t byte, crc, calcCrc = 0;
377 uint32_t cmd = (index << 1) | LEGIC_READ;
635d6e9b 378
379 // 90ticks = 60us (should be 100us but crc calc takes time.)
380 //WaitTicks(330); // 330ticks prng(4) - works
381 WaitTicks(240); // 240ticks prng(3) - works
3e750be3 382
ad5bc8cc 383 frame_sendAsReader(cmd, cmd_sz);
111c6934 384 frame_receiveAsReader(&current_frame, 12);
c71c5ee1 385
c649c433 386 // CRC check.
111c6934 387 byte = BYTEx(current_frame.data, 0);
cb7902cd 388 crc = BYTEx(current_frame.data, 1);
fabef615 389 calcCrc = legic4Crc(LEGIC_READ, index, byte, cmd_sz);
65c2d21d 390
cb7902cd 391 if( calcCrc != crc ) {
b8168868 392 Dbprintf("!!! crc mismatch: %x != %x !!!", calcCrc, crc);
cb7902cd 393 return -1;
394 }
d7e24e7c 395
c15e07f1 396 legic_prng_forward(3);
8e220a91 397 return byte;
398}
399
c71c5ee1 400/*
401 * - assemble a write_cmd_frame with crc and send it
402 * - wait until the tag sends back an ACK ('1' bit unencrypted)
403 * - forward the prng based on the timing
8e220a91 404 */
b8168868 405bool legic_write_byte(uint16_t index, uint8_t byte, uint8_t addr_sz) {
406
407 bool isOK = false;
715bed50 408 int8_t i = 40;
409 uint8_t edges = 0;
b8168868 410 uint8_t cmd_sz = addr_sz+1+8+4; //crc+data+cmd;
411 uint32_t steps = 0, next_bit_at, start, crc, old_level = 0;
c71c5ee1 412
715bed50 413/*
3612a8a8 414 crc_clear(&legic_crc);
b8168868 415 crc_update(&legic_crc, 0, 1); // CMD_WRITE
0e8cabed 416 crc_update(&legic_crc, index, addr_sz);
3612a8a8 417 crc_update(&legic_crc, byte, 8);
715bed50 418 crc = crc_finish(&legic_crc);
419*/
b8168868 420 crc = legic4Crc(LEGIC_WRITE, index, byte, addr_sz+1);
421
c71c5ee1 422 // send write command
c2ab5e8c 423 uint32_t cmd = LEGIC_WRITE;
424 cmd |= index << 1; // index
425 cmd |= byte << (addr_sz+1); // Data
426 cmd |= (crc & 0xF ) << (addr_sz+1+8); // CRC
b8168868 427
428 /* Bitbang the response */
4409bf6e 429 //AT91C_BASE_PIOA->PIO_PER = GPIO_SSC_DOUT;
c71c5ee1 430
4409bf6e 431 WaitTicks(240);
c71c5ee1 432
ad5bc8cc 433 frame_sendAsReader(cmd, cmd_sz);
b8168868 434
e4a8d1e2 435 LINE_IN;
3612a8a8 436
b8168868 437 start = GET_TICKS;
3e134b4c 438
b8168868 439 // ACK, - one single "1" bit after 3.6ms
440 // 3.6ms = 3600us * 1.5 = 5400ticks.
715bed50 441 WaitTicks(5300);
27c4a862 442
b8168868 443 next_bit_at = GET_TICKS + TAG_BIT_PERIOD;
444
445 while ( i-- ) {
446 WDT_HIT();
3612a8a8 447 edges = 0;
27c4a862 448 while ( GET_TICKS < next_bit_at) {
b8168868 449
0b0b182f 450 volatile uint32_t level = (AT91C_BASE_PIOA->PIO_PDSR & GPIO_SSC_DIN);
b8168868 451
452 if (level != old_level)
453 ++edges;
111c6934 454
3612a8a8 455 old_level = level;
456 }
b8168868 457
458 next_bit_at += TAG_BIT_PERIOD;
459
460 // We expect 42 edges (ONE)
0e8cabed 461 if(edges > 20 ) {
b8168868 462 steps = ( (GET_TICKS - start) / TAG_BIT_PERIOD);
463 legic_prng_forward(steps);
464 isOK = true;
465 goto OUT;
3612a8a8 466 }
467 }
715bed50 468
b8168868 469OUT: ;
470 // log
c2ab5e8c 471 uint8_t cmdbytes[] = {1, isOK, BYTEx(steps, 0), BYTEx(steps, 1) };
b8168868 472 LogTrace(cmdbytes, sizeof(cmdbytes), start, GET_TICKS, NULL, FALSE);
473 return isOK;
3612a8a8 474}
8e220a91 475
fabef615 476int LegicRfReader(uint16_t offset, uint16_t len, uint8_t iv) {
3e134b4c 477
fabef615 478 uint16_t i = 0;
a3994421 479 uint8_t isOK = 1;
480 legic_card_select_t card;
481
8e220a91 482 LegicCommonInit();
faabfafe 483
fabef615 484 if ( legic_select_card_iv(&card, iv) ) {
a3994421 485 isOK = 0;
486 goto OUT;
487 }
cb7902cd 488
fabef615 489 if (len + offset >= card.cardsize)
490 len = card.cardsize - offset;
a2b1414f 491
3612a8a8 492 LED_B_ON();
c15e07f1 493 while (i < len) {
fabef615 494 int r = legic_read_byte(offset + i, card.cmdsize);
ad5bc8cc 495
496 if (r == -1 || BUTTON_PRESS()) {
fabef615 497 if ( MF_DBGLEVEL >= 2) DbpString("operation aborted");
87342aad 498 isOK = 0;
499 goto OUT;
a2b1414f 500 }
fabef615 501 cardmem[i++] = r;
3612a8a8 502 WDT_HIT();
2561caa2 503 }
c71c5ee1 504
87342aad 505OUT:
faabfafe 506 WDT_HIT();
3612a8a8 507 switch_off_tag_rwd();
c71c5ee1 508 LEDsoff();
86087eba 509 cmd_send(CMD_ACK, isOK, len, 0, cardmem, len);
3612a8a8 510 return 0;
511}
512
0e8cabed 513void LegicRfWriter(uint16_t offset, uint16_t len, uint8_t iv, uint8_t *data) {
117d9ec2 514
f0fa6638 515 #define LOWERLIMIT 4
fabef615 516 uint8_t isOK = 1;
f0fa6638 517 legic_card_select_t card;
0e8cabed 518
f0fa6638 519 // uid NOT is writeable.
520 if ( offset <= LOWERLIMIT ) {
0e8cabed 521 isOK = 0;
522 goto OUT;
523 }
524
fabef615 525 LegicCommonInit();
c71c5ee1 526
fabef615 527 if ( legic_select_card_iv(&card, iv) ) {
528 isOK = 0;
529 goto OUT;
530 }
c71c5ee1 531
f0fa6638 532 if ( len + offset + LOWERLIMIT >= card.cardsize) {
533 isOK = 0;
534 goto OUT;
535 }
0e8cabed 536
537 LED_B_ON();
f0fa6638 538 while( len > 0 ) {
c2ab5e8c 539 --len;
540 if ( !legic_write_byte( len + offset, data[len], card.addrsize) ) {
4409bf6e 541 Dbprintf("operation failed | %02X | %02X | %02X", len + offset, len, data[len] );
fabef615 542 isOK = 0;
543 goto OUT;
3612a8a8 544 }
0e8cabed 545 WDT_HIT();
3e134b4c 546 }
fabef615 547OUT:
548 cmd_send(CMD_ACK, isOK, 0,0,0,0);
549 switch_off_tag_rwd();
550 LEDsoff();
3e134b4c 551}
552
fabef615 553int legic_select_card_iv(legic_card_select_t *p_card, uint8_t iv){
3e750be3 554
a3994421 555 if ( p_card == NULL ) return 1;
3e750be3 556
fabef615 557 p_card->tagtype = setup_phase_reader(iv);
a3994421 558
559 switch(p_card->tagtype) {
3e750be3 560 case 0x0d:
a3994421 561 p_card->cmdsize = 6;
fabef615 562 p_card->addrsize = 5;
a3994421 563 p_card->cardsize = 22;
3e750be3 564 break;
565 case 0x1d:
a3994421 566 p_card->cmdsize = 9;
fabef615 567 p_card->addrsize = 8;
a3994421 568 p_card->cardsize = 256;
3e750be3 569 break;
570 case 0x3d:
a3994421 571 p_card->cmdsize = 11;
fabef615 572 p_card->addrsize = 10;
a3994421 573 p_card->cardsize = 1024;
3e750be3 574 break;
575 default:
a3994421 576 p_card->cmdsize = 0;
fabef615 577 p_card->addrsize = 0;
a3994421 578 p_card->cardsize = 0;
579 return 2;
a3994421 580 }
581 return 0;
582}
fabef615 583int legic_select_card(legic_card_select_t *p_card){
584 return legic_select_card_iv(p_card, 0x01);
585}
a3994421 586
0e8cabed 587//-----------------------------------------------------------------------------
588// Work with emulator memory
589//
590// Note: we call FpgaDownloadAndGo(FPGA_BITSTREAM_HF) here although FPGA is not
591// involved in dealing with emulator memory. But if it is called later, it might
592// destroy the Emulator Memory.
593//-----------------------------------------------------------------------------
594// arg0 = offset
595// arg1 = num of bytes
596void LegicEMemSet(uint32_t arg0, uint32_t arg1, uint8_t *data) {
597 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
598 legic_emlset_mem(data, arg0, arg1);
599}
600// arg0 = offset
601// arg1 = num of bytes
602void LegicEMemGet(uint32_t arg0, uint32_t arg1) {
603 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
604 uint8_t buf[USB_CMD_DATA_SIZE] = {0x00};
605 legic_emlget_mem(buf, arg0, arg1);
606 LED_B_ON();
607 cmd_send(CMD_ACK, arg0, arg1, 0, buf, USB_CMD_DATA_SIZE);
608 LED_B_OFF();
609}
610void legic_emlset_mem(uint8_t *data, int offset, int numofbytes) {
611 cardmem = BigBuf_get_EM_addr();
612 memcpy(cardmem + offset, data, numofbytes);
613}
614void legic_emlget_mem(uint8_t *data, int offset, int numofbytes) {
615 cardmem = BigBuf_get_EM_addr();
616 memcpy(data, cardmem + offset, numofbytes);
617}
618
a3994421 619void LegicRfInfo(void){
620
0e8cabed 621 int r;
622
a3994421 623 uint8_t buf[sizeof(legic_card_select_t)] = {0x00};
624 legic_card_select_t *card = (legic_card_select_t*) buf;
625
626 LegicCommonInit();
c649c433 627
a3994421 628 if ( legic_select_card(card) ) {
629 cmd_send(CMD_ACK,0,0,0,0,0);
630 goto OUT;
3e750be3 631 }
632
fabef615 633 // read UID bytes
a3994421 634 for ( uint8_t i = 0; i < sizeof(card->uid); ++i) {
0e8cabed 635 r = legic_read_byte(i, card->cmdsize);
3e750be3 636 if ( r == -1 ) {
637 cmd_send(CMD_ACK,0,0,0,0,0);
638 goto OUT;
639 }
a3994421 640 card->uid[i] = r & 0xFF;
3e750be3 641 }
642
0e8cabed 643 // MCC byte.
644 r = legic_read_byte(4, card->cmdsize);
645 uint32_t calc_mcc = CRC8Legic(card->uid, 4);;
646 if ( r != calc_mcc) {
647 cmd_send(CMD_ACK,0,0,0,0,0);
648 goto OUT;
649 }
650
651 // OK
fabef615 652 cmd_send(CMD_ACK, 1, 0, 0, buf, sizeof(legic_card_select_t));
635d6e9b 653
a3994421 654OUT:
3e750be3 655 switch_off_tag_rwd();
656 LEDsoff();
3e750be3 657}
658
c71c5ee1 659/* Handle (whether to respond) a frame in tag mode
660 * Only called when simulating a tag.
661 */
3612a8a8 662static void frame_handle_tag(struct legic_frame const * const f)
663{
e4a8d1e2 664 // log
665 //uint8_t cmdbytes[] = {bits, BYTEx(data, 0), BYTEx(data, 1)};
666 //LogTrace(cmdbytes, sizeof(cmdbytes), starttime, GET_TICKS, NULL, FALSE);
667
668 cardmem = BigBuf_get_EM_addr();
117d9ec2 669
633d0686 670 /* First Part of Handshake (IV) */
671 if(f->bits == 7) {
672
673 LED_C_ON();
c71c5ee1 674
ad5bc8cc 675 // Reset prng timer
22f4dca8 676 ResetTimer(prng_timer);
633d0686 677
e4a8d1e2 678 // IV from reader.
633d0686 679 legic_prng_init(f->data);
e4a8d1e2 680
681 // We should have three tagtypes with three different answers.
633d0686 682 frame_send_tag(0x3d, 6); /* 0x3d^0x26 = 0x1B */
e4a8d1e2 683
633d0686 684 legic_state = STATE_IV;
685 legic_read_count = 0;
686 legic_prng_bc = 0;
687 legic_prng_iv = f->data;
688
689
22f4dca8 690 ResetTimer(timer);
691 WaitUS(280);
633d0686 692 return;
693 }
3612a8a8 694
695 /* 0x19==??? */
696 if(legic_state == STATE_IV) {
e4a8d1e2 697 uint32_t local_key = get_key_stream(3, 6);
cc708897 698 int xored = 0x39 ^ local_key;
699 if((f->bits == 6) && (f->data == xored)) {
3612a8a8 700 legic_state = STATE_CON;
701
22f4dca8 702 ResetTimer(timer);
703 WaitUS(200);
3612a8a8 704 return;
111c6934 705
706 } else {
3612a8a8 707 legic_state = STATE_DISCON;
708 LED_C_OFF();
cc708897 709 Dbprintf("iv: %02x frame: %02x key: %02x xored: %02x", legic_prng_iv, f->data, local_key, xored);
3612a8a8 710 return;
711 }
712 }
713
714 /* Read */
715 if(f->bits == 11) {
716 if(legic_state == STATE_CON) {
e4a8d1e2 717 uint32_t key = get_key_stream(2, 11); //legic_phase_drift, 11);
718 uint16_t addr = f->data ^ key;
719 addr >>= 1;
720 uint8_t data = cardmem[addr];
111c6934 721 int hash = legic4Crc(LEGIC_READ, addr, data, 11) << 8;
3612a8a8 722
e4a8d1e2 723 legic_read_count++;
3612a8a8 724 legic_prng_forward(legic_reqresp_drift);
725
633d0686 726 frame_send_tag(hash | data, 12);
22f4dca8 727 ResetTimer(timer);
cc708897 728 legic_prng_forward(2);
e4a8d1e2 729 WaitTicks(330);
3612a8a8 730 return;
731 }
732 }
733
734 /* Write */
735 if(f->bits == 23) {
e4a8d1e2 736 uint32_t key = get_key_stream(-1, 23); //legic_frame_drift, 23);
737 uint16_t addr = f->data ^ key;
738 addr >>= 1;
739 addr &= 0x3ff;
740 uint32_t data = f->data ^ key;
741 data >>= 11;
742 data &= 0xff;
743
744 cardmem[addr] = data;
3612a8a8 745 /* write command */
746 legic_state = STATE_DISCON;
747 LED_C_OFF();
748 Dbprintf("write - addr: %x, data: %x", addr, data);
e4a8d1e2 749 // should send a ACK within 3.5ms too
3612a8a8 750 return;
751 }
752
753 if(legic_state != STATE_DISCON) {
754 Dbprintf("Unexpected: sz:%u, Data:%03.3x, State:%u, Count:%u", f->bits, f->data, legic_state, legic_read_count);
3612a8a8 755 Dbprintf("IV: %03.3x", legic_prng_iv);
3612a8a8 756 }
e4a8d1e2 757
3612a8a8 758 legic_state = STATE_DISCON;
759 legic_read_count = 0;
760 SpinDelay(10);
761 LED_C_OFF();
762 return;
763}
764
765/* Read bit by bit untill full frame is received
766 * Call to process frame end answer
767 */
c71c5ee1 768static void emit(int bit) {
769
770 switch (bit) {
771 case 1:
772 frame_append_bit(&current_frame, 1);
773 break;
774 case 0:
775 frame_append_bit(&current_frame, 0);
776 break;
777 default:
778 if(current_frame.bits <= 4) {
779 frame_clean(&current_frame);
780 } else {
781 frame_handle_tag(&current_frame);
782 frame_clean(&current_frame);
783 }
784 WDT_HIT();
785 break;
786 }
3612a8a8 787}
788
789void LegicRfSimulate(int phase, int frame, int reqresp)
790{
791 /* ADC path high-frequency peak detector, FPGA in high-frequency simulator mode,
792 * modulation mode set to 212kHz subcarrier. We are getting the incoming raw
793 * envelope waveform on DIN and should send our response on DOUT.
794 *
795 * The LEGIC RF protocol is pulse-pause-encoding from reader to card, so we'll
796 * measure the time between two rising edges on DIN, and no encoding on the
797 * subcarrier from card to reader, so we'll just shift out our verbatim data
798 * on DOUT, 1 bit is 100us. The time from reader to card frame is still unclear,
799 * seems to be 300us-ish.
800 */
e4a8d1e2 801
802 int old_level = 0, active = 0;
803 legic_state = STATE_DISCON;
3612a8a8 804
c71c5ee1 805 legic_phase_drift = phase;
806 legic_frame_drift = frame;
807 legic_reqresp_drift = reqresp;
808
809 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
810 SetAdcMuxFor(GPIO_MUXSEL_HIPKD);
c71c5ee1 811 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_SIMULATOR | FPGA_HF_SIMULATOR_MODULATE_212K);
812
813 /* Bitbang the receiver */
e4a8d1e2 814 LINE_IN;
815
816 // need a way to determine which tagtype we are simulating
817
818 // hook up emulator memory
819 cardmem = BigBuf_get_EM_addr();
820
821 clear_trace();
822 set_tracing(TRUE);
c71c5ee1 823
c71c5ee1 824 crc_init(&legic_crc, 4, 0x19 >> 1, 0x5, 0);
825
e4a8d1e2 826 StartTicks();
c71c5ee1 827
828 LED_B_ON();
829 DbpString("Starting Legic emulator, press button to end");
3612a8a8 830
c71c5ee1 831 while(!BUTTON_PRESS() && !usb_poll_validate_length()) {
e4a8d1e2 832 volatile uint32_t level = !!(AT91C_BASE_PIOA->PIO_PDSR & GPIO_SSC_DIN);
833
834 uint32_t time = GET_TICKS;
835
836 if (level != old_level) {
837
838 if (level) {
c71c5ee1 839
e4a8d1e2 840 ResetTicks();
c71c5ee1 841
842 if (FUZZ_EQUAL(time, RWD_TIME_1, RWD_TIME_FUZZ)) {
843 /* 1 bit */
844 emit(1);
845 active = 1;
846 LED_A_ON();
847 } else if (FUZZ_EQUAL(time, RWD_TIME_0, RWD_TIME_FUZZ)) {
848 /* 0 bit */
849 emit(0);
850 active = 1;
851 LED_A_ON();
852 } else if (active) {
853 /* invalid */
854 emit(-1);
855 active = 0;
856 LED_A_OFF();
857 }
858 }
859 }
3612a8a8 860
c71c5ee1 861 /* Frame end */
862 if(time >= (RWD_TIME_1+RWD_TIME_FUZZ) && active) {
863 emit(-1);
864 active = 0;
865 LED_A_OFF();
866 }
a2b1414f 867
e4a8d1e2 868 /*
869 * Disable the counter, Then wait for the clock to acknowledge the
870 * shutdown in its status register. Reading the SR has the
871 * side-effect of clearing any pending state in there.
872 */
873 if(time >= (20*RWD_TIME_1) && (timer->TC_SR & AT91C_TC_CLKSTA))
874 StopTicks();
c71c5ee1 875
876 old_level = level;
877 WDT_HIT();
878 }
e4a8d1e2 879
880 WDT_HIT();
881 switch_off_tag_rwd();
c71c5ee1 882 LEDsoff();
e4a8d1e2 883 cmd_send(CMD_ACK, 1, 0, 0, 0, 0);
c71c5ee1 884}
3e134b4c 885
3e134b4c 886//-----------------------------------------------------------------------------
887// Code up a string of octets at layer 2 (including CRC, we don't generate
888// that here) so that they can be transmitted to the reader. Doesn't transmit
889// them yet, just leaves them ready to send in ToSend[].
890//-----------------------------------------------------------------------------
891// static void CodeLegicAsTag(const uint8_t *cmd, int len)
892// {
893 // int i;
894
895 // ToSendReset();
896
897 // // Transmit a burst of ones, as the initial thing that lets the
898 // // reader get phase sync. This (TR1) must be > 80/fs, per spec,
899 // // but tag that I've tried (a Paypass) exceeds that by a fair bit,
900 // // so I will too.
901 // for(i = 0; i < 20; i++) {
902 // ToSendStuffBit(1);
903 // ToSendStuffBit(1);
904 // ToSendStuffBit(1);
905 // ToSendStuffBit(1);
906 // }
907
908 // // Send SOF.
909 // for(i = 0; i < 10; i++) {
910 // ToSendStuffBit(0);
911 // ToSendStuffBit(0);
912 // ToSendStuffBit(0);
913 // ToSendStuffBit(0);
914 // }
915 // for(i = 0; i < 2; i++) {
916 // ToSendStuffBit(1);
917 // ToSendStuffBit(1);
918 // ToSendStuffBit(1);
919 // ToSendStuffBit(1);
920 // }
921
922 // for(i = 0; i < len; i++) {
923 // int j;
924 // uint8_t b = cmd[i];
925
926 // // Start bit
927 // ToSendStuffBit(0);
928 // ToSendStuffBit(0);
929 // ToSendStuffBit(0);
930 // ToSendStuffBit(0);
931
932 // // Data bits
933 // for(j = 0; j < 8; j++) {
934 // if(b & 1) {
935 // ToSendStuffBit(1);
936 // ToSendStuffBit(1);
937 // ToSendStuffBit(1);
938 // ToSendStuffBit(1);
939 // } else {
940 // ToSendStuffBit(0);
941 // ToSendStuffBit(0);
942 // ToSendStuffBit(0);
943 // ToSendStuffBit(0);
944 // }
945 // b >>= 1;
946 // }
947
948 // // Stop bit
949 // ToSendStuffBit(1);
950 // ToSendStuffBit(1);
951 // ToSendStuffBit(1);
952 // ToSendStuffBit(1);
953 // }
954
955 // // Send EOF.
956 // for(i = 0; i < 10; i++) {
957 // ToSendStuffBit(0);
958 // ToSendStuffBit(0);
959 // ToSendStuffBit(0);
960 // ToSendStuffBit(0);
961 // }
962 // for(i = 0; i < 2; i++) {
963 // ToSendStuffBit(1);
964 // ToSendStuffBit(1);
965 // ToSendStuffBit(1);
966 // ToSendStuffBit(1);
967 // }
968
969 // // Convert from last byte pos to length
970 // ToSendMax++;
971// }
972
973//-----------------------------------------------------------------------------
974// The software UART that receives commands from the reader, and its state
975// variables.
976//-----------------------------------------------------------------------------
62577a62 977/*
3e134b4c 978static struct {
979 enum {
980 STATE_UNSYNCD,
981 STATE_GOT_FALLING_EDGE_OF_SOF,
982 STATE_AWAITING_START_BIT,
983 STATE_RECEIVING_DATA
984 } state;
985 uint16_t shiftReg;
986 int bitCnt;
987 int byteCnt;
988 int byteCntMax;
989 int posCnt;
990 uint8_t *output;
991} Uart;
62577a62 992*/
3e134b4c 993/* Receive & handle a bit coming from the reader.
994 *
995 * This function is called 4 times per bit (every 2 subcarrier cycles).
996 * Subcarrier frequency fs is 212kHz, 1/fs = 4,72us, i.e. function is called every 9,44us
997 *
998 * LED handling:
999 * LED A -> ON once we have received the SOF and are expecting the rest.
1000 * LED A -> OFF once we have received EOF or are in error state or unsynced
1001 *
1002 * Returns: true if we received a EOF
1003 * false if we are still waiting for some more
1004 */
1005// static RAMFUNC int HandleLegicUartBit(uint8_t bit)
1006// {
1007 // switch(Uart.state) {
1008 // case STATE_UNSYNCD:
1009 // if(!bit) {
1010 // // we went low, so this could be the beginning of an SOF
1011 // Uart.state = STATE_GOT_FALLING_EDGE_OF_SOF;
1012 // Uart.posCnt = 0;
1013 // Uart.bitCnt = 0;
1014 // }
1015 // break;
1016
1017 // case STATE_GOT_FALLING_EDGE_OF_SOF:
1018 // Uart.posCnt++;
1019 // if(Uart.posCnt == 2) { // sample every 4 1/fs in the middle of a bit
1020 // if(bit) {
1021 // if(Uart.bitCnt > 9) {
1022 // // we've seen enough consecutive
1023 // // zeros that it's a valid SOF
1024 // Uart.posCnt = 0;
1025 // Uart.byteCnt = 0;
1026 // Uart.state = STATE_AWAITING_START_BIT;
1027 // LED_A_ON(); // Indicate we got a valid SOF
1028 // } else {
1029 // // didn't stay down long enough
1030 // // before going high, error
1031 // Uart.state = STATE_UNSYNCD;
1032 // }
1033 // } else {
1034 // // do nothing, keep waiting
1035 // }
1036 // Uart.bitCnt++;
1037 // }
1038 // if(Uart.posCnt >= 4) Uart.posCnt = 0;
1039 // if(Uart.bitCnt > 12) {
1040 // // Give up if we see too many zeros without
1041 // // a one, too.
1042 // LED_A_OFF();
1043 // Uart.state = STATE_UNSYNCD;
1044 // }
1045 // break;
1046
1047 // case STATE_AWAITING_START_BIT:
1048 // Uart.posCnt++;
1049 // if(bit) {
1050 // if(Uart.posCnt > 50/2) { // max 57us between characters = 49 1/fs, max 3 etus after low phase of SOF = 24 1/fs
1051 // // stayed high for too long between
1052 // // characters, error
1053 // Uart.state = STATE_UNSYNCD;
1054 // }
1055 // } else {
1056 // // falling edge, this starts the data byte
1057 // Uart.posCnt = 0;
1058 // Uart.bitCnt = 0;
1059 // Uart.shiftReg = 0;
1060 // Uart.state = STATE_RECEIVING_DATA;
1061 // }
1062 // break;
1063
1064 // case STATE_RECEIVING_DATA:
1065 // Uart.posCnt++;
1066 // if(Uart.posCnt == 2) {
1067 // // time to sample a bit
1068 // Uart.shiftReg >>= 1;
1069 // if(bit) {
1070 // Uart.shiftReg |= 0x200;
1071 // }
1072 // Uart.bitCnt++;
1073 // }
1074 // if(Uart.posCnt >= 4) {
1075 // Uart.posCnt = 0;
1076 // }
1077 // if(Uart.bitCnt == 10) {
1078 // if((Uart.shiftReg & 0x200) && !(Uart.shiftReg & 0x001))
1079 // {
1080 // // this is a data byte, with correct
1081 // // start and stop bits
1082 // Uart.output[Uart.byteCnt] = (Uart.shiftReg >> 1) & 0xff;
1083 // Uart.byteCnt++;
1084
1085 // if(Uart.byteCnt >= Uart.byteCntMax) {
1086 // // Buffer overflowed, give up
1087 // LED_A_OFF();
1088 // Uart.state = STATE_UNSYNCD;
1089 // } else {
1090 // // so get the next byte now
1091 // Uart.posCnt = 0;
1092 // Uart.state = STATE_AWAITING_START_BIT;
1093 // }
1094 // } else if (Uart.shiftReg == 0x000) {
1095 // // this is an EOF byte
1096 // LED_A_OFF(); // Finished receiving
1097 // Uart.state = STATE_UNSYNCD;
1098 // if (Uart.byteCnt != 0) {
1099 // return TRUE;
1100 // }
1101 // } else {
1102 // // this is an error
1103 // LED_A_OFF();
1104 // Uart.state = STATE_UNSYNCD;
1105 // }
1106 // }
1107 // break;
1108
1109 // default:
1110 // LED_A_OFF();
1111 // Uart.state = STATE_UNSYNCD;
1112 // break;
1113 // }
1114
1115 // return FALSE;
1116// }
62577a62 1117/*
3e134b4c 1118
f7b42573 1119static void UartReset() {
1120 Uart.byteCntMax = 3;
3e134b4c 1121 Uart.state = STATE_UNSYNCD;
1122 Uart.byteCnt = 0;
1123 Uart.bitCnt = 0;
1124 Uart.posCnt = 0;
f7b42573 1125 memset(Uart.output, 0x00, 3);
3e134b4c 1126}
62577a62 1127*/
f7b42573 1128// static void UartInit(uint8_t *data) {
3e134b4c 1129 // Uart.output = data;
1130 // UartReset();
1131// }
1132
1133//=============================================================================
1134// An LEGIC reader. We take layer two commands, code them
1135// appropriately, and then send them to the tag. We then listen for the
1136// tag's response, which we leave in the buffer to be demodulated on the
1137// PC side.
1138//=============================================================================
62577a62 1139/*
3e134b4c 1140static struct {
1141 enum {
1142 DEMOD_UNSYNCD,
1143 DEMOD_PHASE_REF_TRAINING,
1144 DEMOD_AWAITING_FALLING_EDGE_OF_SOF,
1145 DEMOD_GOT_FALLING_EDGE_OF_SOF,
1146 DEMOD_AWAITING_START_BIT,
1147 DEMOD_RECEIVING_DATA
1148 } state;
1149 int bitCount;
1150 int posCount;
1151 int thisBit;
1152 uint16_t shiftReg;
1153 uint8_t *output;
1154 int len;
1155 int sumI;
1156 int sumQ;
1157} Demod;
62577a62 1158*/
3e134b4c 1159/*
1160 * Handles reception of a bit from the tag
1161 *
1162 * This function is called 2 times per bit (every 4 subcarrier cycles).
1163 * Subcarrier frequency fs is 212kHz, 1/fs = 4,72us, i.e. function is called every 9,44us
1164 *
1165 * LED handling:
1166 * LED C -> ON once we have received the SOF and are expecting the rest.
1167 * LED C -> OFF once we have received EOF or are unsynced
1168 *
1169 * Returns: true if we received a EOF
1170 * false if we are still waiting for some more
1171 *
1172 */
3e134b4c 1173
62577a62 1174/*
3e134b4c 1175static RAMFUNC int HandleLegicSamplesDemod(int ci, int cq)
1176{
1177 int v = 0;
1178 int ai = ABS(ci);
1179 int aq = ABS(cq);
1180 int halfci = (ai >> 1);
1181 int halfcq = (aq >> 1);
1182
1183 switch(Demod.state) {
1184 case DEMOD_UNSYNCD:
1185
1186 CHECK_FOR_SUBCARRIER()
1187
1188 if(v > SUBCARRIER_DETECT_THRESHOLD) { // subcarrier detected
1189 Demod.state = DEMOD_PHASE_REF_TRAINING;
1190 Demod.sumI = ci;
1191 Demod.sumQ = cq;
1192 Demod.posCount = 1;
1193 }
1194 break;
1195
1196 case DEMOD_PHASE_REF_TRAINING:
1197 if(Demod.posCount < 8) {
1198
1199 CHECK_FOR_SUBCARRIER()
1200
1201 if (v > SUBCARRIER_DETECT_THRESHOLD) {
1202 // set the reference phase (will code a logic '1') by averaging over 32 1/fs.
1203 // note: synchronization time > 80 1/fs
1204 Demod.sumI += ci;
1205 Demod.sumQ += cq;
1206 ++Demod.posCount;
1207 } else {
1208 // subcarrier lost
1209 Demod.state = DEMOD_UNSYNCD;
1210 }
1211 } else {
1212 Demod.state = DEMOD_AWAITING_FALLING_EDGE_OF_SOF;
1213 }
1214 break;
1215
1216 case DEMOD_AWAITING_FALLING_EDGE_OF_SOF:
1217
1218 MAKE_SOFT_DECISION()
1219
1220 //Dbprintf("ICE: %d %d %d %d %d", v, Demod.sumI, Demod.sumQ, ci, cq );
1221 // logic '0' detected
1222 if (v <= 0) {
1223
1224 Demod.state = DEMOD_GOT_FALLING_EDGE_OF_SOF;
1225
1226 // start of SOF sequence
1227 Demod.posCount = 0;
1228 } else {
1229 // maximum length of TR1 = 200 1/fs
1230 if(Demod.posCount > 25*2) Demod.state = DEMOD_UNSYNCD;
1231 }
1232 ++Demod.posCount;
1233 break;
1234
1235 case DEMOD_GOT_FALLING_EDGE_OF_SOF:
1236 ++Demod.posCount;
1237
1238 MAKE_SOFT_DECISION()
1239
1240 if(v > 0) {
1241 // low phase of SOF too short (< 9 etu). Note: spec is >= 10, but FPGA tends to "smear" edges
1242 if(Demod.posCount < 10*2) {
1243 Demod.state = DEMOD_UNSYNCD;
1244 } else {
1245 LED_C_ON(); // Got SOF
1246 Demod.state = DEMOD_AWAITING_START_BIT;
1247 Demod.posCount = 0;
1248 Demod.len = 0;
1249 }
1250 } else {
1251 // low phase of SOF too long (> 12 etu)
1252 if(Demod.posCount > 13*2) {
1253 Demod.state = DEMOD_UNSYNCD;
1254 LED_C_OFF();
1255 }
1256 }
1257 break;
1258
1259 case DEMOD_AWAITING_START_BIT:
1260 ++Demod.posCount;
1261
1262 MAKE_SOFT_DECISION()
1263
1264 if(v > 0) {
1265 // max 19us between characters = 16 1/fs, max 3 etu after low phase of SOF = 24 1/fs
1266 if(Demod.posCount > 3*2) {
1267 Demod.state = DEMOD_UNSYNCD;
1268 LED_C_OFF();
1269 }
1270 } else {
1271 // start bit detected
1272 Demod.bitCount = 0;
1273 Demod.posCount = 1; // this was the first half
1274 Demod.thisBit = v;
1275 Demod.shiftReg = 0;
1276 Demod.state = DEMOD_RECEIVING_DATA;
1277 }
1278 break;
1279
1280 case DEMOD_RECEIVING_DATA:
1281
1282 MAKE_SOFT_DECISION()
1283
1284 if(Demod.posCount == 0) {
1285 // first half of bit
1286 Demod.thisBit = v;
1287 Demod.posCount = 1;
1288 } else {
1289 // second half of bit
1290 Demod.thisBit += v;
1291 Demod.shiftReg >>= 1;
1292 // logic '1'
1293 if(Demod.thisBit > 0)
1294 Demod.shiftReg |= 0x200;
1295
1296 ++Demod.bitCount;
1297
1298 if(Demod.bitCount == 10) {
1299
1300 uint16_t s = Demod.shiftReg;
1301
1302 if((s & 0x200) && !(s & 0x001)) {
1303 // stop bit == '1', start bit == '0'
1304 uint8_t b = (s >> 1);
1305 Demod.output[Demod.len] = b;
1306 ++Demod.len;
1307 Demod.state = DEMOD_AWAITING_START_BIT;
1308 } else {
1309 Demod.state = DEMOD_UNSYNCD;
1310 LED_C_OFF();
1311
1312 if(s == 0x000) {
1313 // This is EOF (start, stop and all data bits == '0'
1314 return TRUE;
1315 }
1316 }
1317 }
1318 Demod.posCount = 0;
1319 }
1320 break;
1321
1322 default:
1323 Demod.state = DEMOD_UNSYNCD;
1324 LED_C_OFF();
1325 break;
1326 }
1327 return FALSE;
1328}
62577a62 1329*/
1330/*
3e134b4c 1331// Clear out the state of the "UART" that receives from the tag.
1332static void DemodReset() {
1333 Demod.len = 0;
1334 Demod.state = DEMOD_UNSYNCD;
1335 Demod.posCount = 0;
1336 Demod.sumI = 0;
1337 Demod.sumQ = 0;
1338 Demod.bitCount = 0;
1339 Demod.thisBit = 0;
1340 Demod.shiftReg = 0;
f7b42573 1341 memset(Demod.output, 0x00, 3);
3e134b4c 1342}
1343
1344static void DemodInit(uint8_t *data) {
1345 Demod.output = data;
1346 DemodReset();
1347}
62577a62 1348*/
3e134b4c 1349
1350/*
1351 * Demodulate the samples we received from the tag, also log to tracebuffer
1352 * quiet: set to 'TRUE' to disable debug output
1353 */
62577a62 1354
1355 /*
3e134b4c 1356 #define LEGIC_DMA_BUFFER_SIZE 256
62577a62 1357
1358 static void GetSamplesForLegicDemod(int n, bool quiet)
3e134b4c 1359{
1360 int max = 0;
1361 bool gotFrame = FALSE;
1362 int lastRxCounter = LEGIC_DMA_BUFFER_SIZE;
1363 int ci, cq, samples = 0;
1364
1365 BigBuf_free();
1366
1367 // And put the FPGA in the appropriate mode
1368 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_READER_RX_XCORR | FPGA_HF_READER_RX_XCORR_QUARTER_FREQ);
1369
1370 // The response (tag -> reader) that we're receiving.
1371 // Set up the demodulator for tag -> reader responses.
1372 DemodInit(BigBuf_malloc(MAX_FRAME_SIZE));
1373
1374 // The DMA buffer, used to stream samples from the FPGA
1375 int8_t *dmaBuf = (int8_t*) BigBuf_malloc(LEGIC_DMA_BUFFER_SIZE);
1376 int8_t *upTo = dmaBuf;
1377
1378 // Setup and start DMA.
1379 if ( !FpgaSetupSscDma((uint8_t*) dmaBuf, LEGIC_DMA_BUFFER_SIZE) ){
1380 if (MF_DBGLEVEL > 1) Dbprintf("FpgaSetupSscDma failed. Exiting");
1381 return;
1382 }
1383
1384 // Signal field is ON with the appropriate LED:
1385 LED_D_ON();
1386 for(;;) {
1387 int behindBy = lastRxCounter - AT91C_BASE_PDC_SSC->PDC_RCR;
1388 if(behindBy > max) max = behindBy;
1389
1390 while(((lastRxCounter-AT91C_BASE_PDC_SSC->PDC_RCR) & (LEGIC_DMA_BUFFER_SIZE-1)) > 2) {
1391 ci = upTo[0];
1392 cq = upTo[1];
1393 upTo += 2;
1394 if(upTo >= dmaBuf + LEGIC_DMA_BUFFER_SIZE) {
1395 upTo = dmaBuf;
1396 AT91C_BASE_PDC_SSC->PDC_RNPR = (uint32_t) upTo;
1397 AT91C_BASE_PDC_SSC->PDC_RNCR = LEGIC_DMA_BUFFER_SIZE;
1398 }
1399 lastRxCounter -= 2;
1400 if(lastRxCounter <= 0)
1401 lastRxCounter = LEGIC_DMA_BUFFER_SIZE;
1402
1403 samples += 2;
1404
1405 gotFrame = HandleLegicSamplesDemod(ci , cq );
1406 if ( gotFrame )
1407 break;
1408 }
1409
1410 if(samples > n || gotFrame)
1411 break;
1412 }
1413
1414 FpgaDisableSscDma();
1415
1416 if (!quiet && Demod.len == 0) {
1417 Dbprintf("max behindby = %d, samples = %d, gotFrame = %d, Demod.len = %d, Demod.sumI = %d, Demod.sumQ = %d",
1418 max,
1419 samples,
1420 gotFrame,
1421 Demod.len,
1422 Demod.sumI,
1423 Demod.sumQ
1424 );
1425 }
1426
1427 //Tracing
1428 if (Demod.len > 0) {
1429 uint8_t parity[MAX_PARITY_SIZE] = {0x00};
1430 LogTrace(Demod.output, Demod.len, 0, 0, parity, FALSE);
1431 }
1432}
62577a62 1433
1434*/
1435
3e134b4c 1436//-----------------------------------------------------------------------------
1437// Transmit the command (to the tag) that was placed in ToSend[].
1438//-----------------------------------------------------------------------------
62577a62 1439/*
3e134b4c 1440static void TransmitForLegic(void)
1441{
1442 int c;
1443
1444 FpgaSetupSsc();
1445
1446 while(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY))
1447 AT91C_BASE_SSC->SSC_THR = 0xff;
1448
1449 // Signal field is ON with the appropriate Red LED
1450 LED_D_ON();
1451
1452 // Signal we are transmitting with the Green LED
1453 LED_B_ON();
1454 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_READER_TX | FPGA_HF_READER_TX_SHALLOW_MOD);
1455
1456 for(c = 0; c < 10;) {
1457 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
1458 AT91C_BASE_SSC->SSC_THR = 0xff;
1459 c++;
1460 }
1461 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
1462 volatile uint32_t r = AT91C_BASE_SSC->SSC_RHR;
1463 (void)r;
1464 }
1465 WDT_HIT();
1466 }
1467
1468 c = 0;
1469 for(;;) {
1470 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
1471 AT91C_BASE_SSC->SSC_THR = ToSend[c];
1472 legic_prng_forward(1); // forward the lfsr
1473 c++;
1474 if(c >= ToSendMax) {
1475 break;
1476 }
1477 }
1478 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
1479 volatile uint32_t r = AT91C_BASE_SSC->SSC_RHR;
1480 (void)r;
1481 }
1482 WDT_HIT();
1483 }
1484 LED_B_OFF();
1485}
62577a62 1486*/
3e134b4c 1487
1488//-----------------------------------------------------------------------------
1489// Code a layer 2 command (string of octets, including CRC) into ToSend[],
1490// so that it is ready to transmit to the tag using TransmitForLegic().
1491//-----------------------------------------------------------------------------
62577a62 1492/*
bf2cd644 1493static void CodeLegicBitsAsReader(const uint8_t *cmd, uint8_t cmdlen, int bits)
3e134b4c 1494{
1495 int i, j;
1496 uint8_t b;
1497
1498 ToSendReset();
1499
1500 // Send SOF
bf2cd644 1501 for(i = 0; i < 7; i++)
3e134b4c 1502 ToSendStuffBit(1);
3e134b4c 1503
bf2cd644 1504
1505 for(i = 0; i < cmdlen; i++) {
3e134b4c 1506 // Start bit
1507 ToSendStuffBit(0);
1508
1509 // Data bits
1510 b = cmd[i];
bf2cd644 1511 for(j = 0; j < bits; j++) {
3e134b4c 1512 if(b & 1) {
1513 ToSendStuffBit(1);
1514 } else {
1515 ToSendStuffBit(0);
1516 }
1517 b >>= 1;
1518 }
1519 }
1520
1521 // Convert from last character reference to length
1522 ++ToSendMax;
1523}
62577a62 1524*/
3e134b4c 1525/**
1526 Convenience function to encode, transmit and trace Legic comms
1527 **/
62577a62 1528/*
1529 static void CodeAndTransmitLegicAsReader(const uint8_t *cmd, uint8_t cmdlen, int bits)
3e134b4c 1530{
bf2cd644 1531 CodeLegicBitsAsReader(cmd, cmdlen, bits);
3e134b4c 1532 TransmitForLegic();
1533 if (tracing) {
1534 uint8_t parity[1] = {0x00};
3e82f956 1535 LogTrace(cmd, cmdlen, 0, 0, parity, TRUE);
3e134b4c 1536 }
1537}
1538
62577a62 1539*/
3e134b4c 1540// Set up LEGIC communication
62577a62 1541/*
3e134b4c 1542void ice_legic_setup() {
1543
1544 // standard things.
1545 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
1546 BigBuf_free(); BigBuf_Clear_ext(false);
1547 clear_trace();
1548 set_tracing(TRUE);
1549 DemodReset();
1550 UartReset();
1551
1552 // Set up the synchronous serial port
1553 FpgaSetupSsc();
1554
1555 // connect Demodulated Signal to ADC:
1556 SetAdcMuxFor(GPIO_MUXSEL_HIPKD);
1557
1558 // Signal field is on with the appropriate LED
1559 LED_D_ON();
1560 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_READER_TX | FPGA_HF_READER_TX_SHALLOW_MOD);
f7b42573 1561 SpinDelay(20);
3e134b4c 1562 // Start the timer
1563 //StartCountSspClk();
1564
1565 // initalize CRC
1566 crc_init(&legic_crc, 4, 0x19 >> 1, 0x5, 0);
1567
1568 // initalize prng
1569 legic_prng_init(0);
62577a62 1570}
1571*/
Impressum, Datenschutz