+COMPONENT eth_cop
+PORT(
+ wb_clk_i : IN std_logic;
+ wb_rst_i : IN std_logic;
+ m1_wb_adr_i : IN std_logic_vector(31 downto 0);
+ m1_wb_sel_i : IN std_logic_vector(3 downto 0);
+ m1_wb_we_i : IN std_logic;
+ m1_wb_dat_i : IN std_logic_vector(31 downto 0);
+ m1_wb_cyc_i : IN std_logic;
+ m1_wb_stb_i : IN std_logic;
+ m2_wb_adr_i : IN std_logic_vector(31 downto 0);
+ m2_wb_sel_i : IN std_logic_vector(3 downto 0);
+ m2_wb_we_i : IN std_logic;
+ m2_wb_dat_i : IN std_logic_vector(31 downto 0);
+ m2_wb_cyc_i : IN std_logic;
+ m2_wb_stb_i : IN std_logic;
+ s1_wb_ack_i : IN std_logic;
+ s1_wb_err_i : IN std_logic;
+ s1_wb_dat_i : IN std_logic_vector(31 downto 0);
+ s2_wb_ack_i : IN std_logic;
+ s2_wb_err_i : IN std_logic;
+ s2_wb_dat_i : IN std_logic_vector(31 downto 0);
+ m1_wb_dat_o : OUT std_logic_vector(31 downto 0);
+ m1_wb_ack_o : OUT std_logic;
+ m1_wb_err_o : OUT std_logic;
+ m2_wb_dat_o : OUT std_logic_vector(31 downto 0);
+ m2_wb_ack_o : OUT std_logic;
+ m2_wb_err_o : OUT std_logic;
+ s1_wb_adr_o : OUT std_logic_vector(31 downto 0);
+ s1_wb_sel_o : OUT std_logic_vector(3 downto 0);
+ s1_wb_we_o : OUT std_logic;
+ s1_wb_cyc_o : OUT std_logic;
+ s1_wb_stb_o : OUT std_logic;
+ s1_wb_dat_o : OUT std_logic_vector(31 downto 0);
+ s2_wb_adr_o : OUT std_logic_vector(31 downto 0);
+ s2_wb_sel_o : OUT std_logic_vector(3 downto 0);
+ s2_wb_we_o : OUT std_logic;
+ s2_wb_cyc_o : OUT std_logic;
+ s2_wb_stb_o : OUT std_logic;
+ s2_wb_dat_o : OUT std_logic_vector(31 downto 0)
+ );
+END COMPONENT;
+